llvm-project/llvm/lib/Target/SystemZ
Matt Arsenault 3138075dd4 DAG: Make mayBeEmittedAsTailCall parameter const
llvm-svn: 300603
2017-04-18 21:16:46 +00:00
..
AsmParser [SystemZ] Fix some Include What You Use warnings; other minor fixes (NFC). 2017-02-03 23:39:06 +00:00
Disassembler [SystemZ] Fix some Clang-tidy modernize and Include What You Use warnings; other minor fixes (NFC). 2017-01-24 22:10:43 +00:00
InstPrinter [SystemZ] Fix some Include What You Use warnings; other minor fixes (NFC). 2017-02-03 23:39:06 +00:00
MCTargetDesc Distinguish between code pointer size and DataLayout::getPointerSize() in DWARF info generation 2017-04-17 17:41:25 +00:00
TargetInfo Move the global variables representing each Target behind accessor function 2016-10-09 23:00:34 +00:00
CMakeLists.txt [SystemZ] Improve use of conditional instructions 2016-11-28 13:34:08 +00:00
LLVMBuild.txt
README.txt
SystemZ.h [SystemZ] Improve use of conditional instructions 2016-11-28 13:34:08 +00:00
SystemZ.td [SystemZ] Rework processor feature definitions and add -mcpu=archX support 2016-10-31 14:33:29 +00:00
SystemZAsmPrinter.cpp [SystemZ] Refactor branch and conditional instruction patterns 2016-11-08 18:30:50 +00:00
SystemZAsmPrinter.h Use StringRef in Pass/PassManager APIs (NFC) 2016-10-01 02:56:57 +00:00
SystemZCallingConv.cpp
SystemZCallingConv.h
SystemZCallingConv.td
SystemZConstantPoolValue.cpp
SystemZConstantPoolValue.h
SystemZElimCompare.cpp [SystemZ] Fix some Clang-tidy modernize and Include What You Use warnings; other minor fixes (NFC). 2017-01-24 22:10:43 +00:00
SystemZExpandPseudo.cpp [SystemZ] Improve use of conditional instructions 2016-11-28 13:34:08 +00:00
SystemZFeatures.td [SystemZ] Support execution hint instructions 2016-11-28 14:01:51 +00:00
SystemZFrameLowering.cpp Move most EH from MachineModuleInfo to MachineFunction 2016-12-01 19:32:15 +00:00
SystemZFrameLowering.h
SystemZHazardRecognizer.cpp Give some helper classes/functions internal linkage. NFC. 2016-11-19 20:44:26 +00:00
SystemZHazardRecognizer.h [SystemZ] Post-RA scheduler implementation 2016-10-20 08:27:16 +00:00
SystemZISelDAGToDAG.cpp [SystemZ] Improve use of conditional instructions 2016-11-28 13:34:08 +00:00
SystemZISelLowering.cpp DAG: Make mayBeEmittedAsTailCall parameter const 2017-04-18 21:16:46 +00:00
SystemZISelLowering.h DAG: Make mayBeEmittedAsTailCall parameter const 2017-04-18 21:16:46 +00:00
SystemZInstrBuilder.h
SystemZInstrFP.td [SystemZ] Support floating-point control register instructions 2016-12-02 18:21:53 +00:00
SystemZInstrFormats.td [SystemZ] Support remaining atomic instructions 2016-12-02 18:24:16 +00:00
SystemZInstrInfo.cpp [SystemZ] Make sure of correct regclasses in insertSelect() 2017-03-31 14:06:59 +00:00
SystemZInstrInfo.h [SystemZ] Don't drop any operands in expandZExtPseudo() 2017-03-22 06:03:32 +00:00
SystemZInstrInfo.td [SystemZ] Support remaining atomic instructions 2016-12-02 18:24:16 +00:00
SystemZInstrVector.td [SystemZ] Mark vector immediate load instructions with useful flags. 2017-01-23 14:09:58 +00:00
SystemZLDCleanup.cpp Use StringRef in Pass/PassManager APIs (NFC) 2016-10-01 02:56:57 +00:00
SystemZLongBranch.cpp [SystemZ] Fix some Clang-tidy modernize and Include What You Use warnings; other minor fixes (NFC). 2017-01-24 22:10:43 +00:00
SystemZMCInstLower.cpp
SystemZMCInstLower.h
SystemZMachineFunctionInfo.cpp
SystemZMachineFunctionInfo.h
SystemZMachineScheduler.cpp [SystemZ] Post-RA scheduler implementation 2016-10-20 08:27:16 +00:00
SystemZMachineScheduler.h [SystemZ] Fix some Clang-tidy modernize and Include What You Use warnings; other minor fixes (NFC). 2017-01-24 22:10:43 +00:00
SystemZOperands.td [SystemZ] Support execution hint instructions 2016-11-28 14:01:51 +00:00
SystemZOperators.td [SystemZ] Support floating-point control register instructions 2016-12-02 18:21:53 +00:00
SystemZPatterns.td
SystemZProcessors.td [SystemZ] Rework processor feature definitions and add -mcpu=archX support 2016-10-31 14:33:29 +00:00
SystemZRegisterInfo.cpp [SystemZ] Model access registers as LLVM registers 2016-11-08 20:15:26 +00:00
SystemZRegisterInfo.h
SystemZRegisterInfo.td [SystemZ] Model access registers as LLVM registers 2016-11-08 20:15:26 +00:00
SystemZSchedule.td [SystemZ] Correct the SchedModel regarding vector unit / instructions. 2016-11-07 15:45:06 +00:00
SystemZScheduleZ13.td [SystemZ] Mark vector immediate load instructions with useful flags. 2017-01-23 14:09:58 +00:00
SystemZScheduleZ196.td [SystemZ] Support remaining atomic instructions 2016-12-02 18:24:16 +00:00
SystemZScheduleZEC12.td [SystemZ] Support remaining atomic instructions 2016-12-02 18:24:16 +00:00
SystemZSelectionDAGInfo.cpp
SystemZSelectionDAGInfo.h
SystemZShortenInst.cpp [CodeGen] Rename MachineInstrBuilder::addOperand. NFC 2017-01-13 09:58:52 +00:00
SystemZSubtarget.cpp [SystemZ] Support execution hint instructions 2016-11-28 14:01:51 +00:00
SystemZSubtarget.h [SystemZ] Support execution hint instructions 2016-11-28 14:01:51 +00:00
SystemZTDC.cpp
SystemZTargetMachine.cpp [SystemZ] Fix some Clang-tidy modernize and Include What You Use warnings; other minor fixes (NFC). 2017-01-24 22:10:43 +00:00
SystemZTargetMachine.h [SystemZ] Fix some Clang-tidy modernize and Include What You Use warnings; other minor fixes (NFC). 2017-01-24 22:10:43 +00:00
SystemZTargetTransformInfo.cpp [SystemZ] TargetTransformInfo cost functions implemented. 2017-04-12 11:49:08 +00:00
SystemZTargetTransformInfo.h [LoopVectorizer, TTI] New method supportsEfficientVectorElementLoadStore() 2017-04-12 12:41:37 +00:00

README.txt

//===---------------------------------------------------------------------===//
// Random notes about and ideas for the SystemZ backend.
//===---------------------------------------------------------------------===//

The initial backend is deliberately restricted to z10.  We should add support
for later architectures at some point.

--

If an inline asm ties an i32 "r" result to an i64 input, the input
will be treated as an i32, leaving the upper bits uninitialised.
For example:

define void @f4(i32 *%dst) {
  %val = call i32 asm "blah $0", "=r,0" (i64 103)
  store i32 %val, i32 *%dst
  ret void
}

from CodeGen/SystemZ/asm-09.ll will use LHI rather than LGHI.
to load 103.  This seems to be a general target-independent problem.

--

The tuning of the choice between LOAD ADDRESS (LA) and addition in
SystemZISelDAGToDAG.cpp is suspect.  It should be tweaked based on
performance measurements.

--

There is no scheduling support.

--

We don't use the BRANCH ON INDEX instructions.

--

We only use MVC, XC and CLC for constant-length block operations.
We could extend them to variable-length operations too,
using EXECUTE RELATIVE LONG.

MVCIN, MVCLE and CLCLE may be worthwhile too.

--

We don't use CUSE or the TRANSLATE family of instructions for string
operations.  The TRANSLATE ones are probably more difficult to exploit.

--

We don't take full advantage of builtins like fabsl because the calling
conventions require f128s to be returned by invisible reference.

--

ADD LOGICAL WITH SIGNED IMMEDIATE could be useful when we need to
produce a carry.  SUBTRACT LOGICAL IMMEDIATE could be useful when we
need to produce a borrow.  (Note that there are no memory forms of
ADD LOGICAL WITH CARRY and SUBTRACT LOGICAL WITH BORROW, so the high
part of 128-bit memory operations would probably need to be done
via a register.)

--

We don't use ICM or STCM.

--

DAGCombiner doesn't yet fold truncations of extended loads.  Functions like:

    unsigned long f (unsigned long x, unsigned short *y)
    {
      return (x << 32) | *y;
    }

therefore end up as:

        sllg    %r2, %r2, 32
        llgh    %r0, 0(%r3)
        lr      %r2, %r0
        br      %r14

but truncating the load would give:

        sllg    %r2, %r2, 32
        lh      %r2, 0(%r3)
        br      %r14

--

Functions like:

define i64 @f1(i64 %a) {
  %and = and i64 %a, 1
  ret i64 %and
}

ought to be implemented as:

        lhi     %r0, 1
        ngr     %r2, %r0
        br      %r14

but two-address optimizations reverse the order of the AND and force:

        lhi     %r0, 1
        ngr     %r0, %r2
        lgr     %r2, %r0
        br      %r14

CodeGen/SystemZ/and-04.ll has several examples of this.

--

Out-of-range displacements are usually handled by loading the full
address into a register.  In many cases it would be better to create
an anchor point instead.  E.g. for:

define void @f4a(i128 *%aptr, i64 %base) {
  %addr = add i64 %base, 524288
  %bptr = inttoptr i64 %addr to i128 *
  %a = load volatile i128 *%aptr
  %b = load i128 *%bptr
  %add = add i128 %a, %b
  store i128 %add, i128 *%aptr
  ret void
}

(from CodeGen/SystemZ/int-add-08.ll) we load %base+524288 and %base+524296
into separate registers, rather than using %base+524288 as a base for both.

--

Dynamic stack allocations round the size to 8 bytes and then allocate
that rounded amount.  It would be simpler to subtract the unrounded
size from the copy of the stack pointer and then align the result.
See CodeGen/SystemZ/alloca-01.ll for an example.

--

If needed, we can support 16-byte atomics using LPQ, STPQ and CSDG.

--

We might want to model all access registers and use them to spill
32-bit values.

--

We might want to use the 'overflow' condition of eg. AR to support
llvm.sadd.with.overflow.i32 and related instructions - the generated code
for signed overflow check is currently quite bad.  This would improve
the results of using -ftrapv.