forked from OSchip/llvm-project
87 lines
2.8 KiB
C
87 lines
2.8 KiB
C
// RUN: %clang_cc1 -triple arm64-apple-ios -emit-llvm -o - %s | opt -S -mem2reg | FileCheck %s
|
|
|
|
void f0(void *a, void *b) {
|
|
__clear_cache(a,b);
|
|
// CHECK: call {{.*}} @__clear_cache
|
|
}
|
|
|
|
void *tp (void) {
|
|
return __builtin_thread_pointer ();
|
|
// CHECK: call {{.*}} @llvm.thread.pointer()
|
|
}
|
|
|
|
// CHECK: call {{.*}} @llvm.aarch64.rbit.i32(i32 %a)
|
|
unsigned rbit(unsigned a) {
|
|
return __builtin_arm_rbit(a);
|
|
}
|
|
|
|
// CHECK: call {{.*}} @llvm.aarch64.rbit.i64(i64 %a)
|
|
unsigned long long rbit64(unsigned long long a) {
|
|
return __builtin_arm_rbit64(a);
|
|
}
|
|
|
|
void hints() {
|
|
__builtin_arm_nop(); //CHECK: call {{.*}} @llvm.aarch64.hint(i32 0)
|
|
__builtin_arm_yield(); //CHECK: call {{.*}} @llvm.aarch64.hint(i32 1)
|
|
__builtin_arm_wfe(); //CHECK: call {{.*}} @llvm.aarch64.hint(i32 2)
|
|
__builtin_arm_wfi(); //CHECK: call {{.*}} @llvm.aarch64.hint(i32 3)
|
|
__builtin_arm_sev(); //CHECK: call {{.*}} @llvm.aarch64.hint(i32 4)
|
|
__builtin_arm_sevl(); //CHECK: call {{.*}} @llvm.aarch64.hint(i32 5)
|
|
}
|
|
|
|
void barriers() {
|
|
__builtin_arm_dmb(1); //CHECK: call {{.*}} @llvm.aarch64.dmb(i32 1)
|
|
__builtin_arm_dsb(2); //CHECK: call {{.*}} @llvm.aarch64.dsb(i32 2)
|
|
__builtin_arm_isb(3); //CHECK: call {{.*}} @llvm.aarch64.isb(i32 3)
|
|
}
|
|
|
|
void prefetch() {
|
|
__builtin_arm_prefetch(0, 1, 2, 0, 1); // pstl3keep
|
|
// CHECK: call {{.*}} @llvm.prefetch(i8* null, i32 1, i32 1, i32 1)
|
|
|
|
__builtin_arm_prefetch(0, 0, 0, 1, 1); // pldl1keep
|
|
// CHECK: call {{.*}} @llvm.prefetch(i8* null, i32 0, i32 0, i32 1)
|
|
|
|
__builtin_arm_prefetch(0, 0, 0, 1, 1); // pldl1strm
|
|
// CHECK: call {{.*}} @llvm.prefetch(i8* null, i32 0, i32 0, i32 1)
|
|
|
|
__builtin_arm_prefetch(0, 0, 0, 0, 0); // plil1keep
|
|
// CHECK: call {{.*}} @llvm.prefetch(i8* null, i32 0, i32 3, i32 0)
|
|
}
|
|
|
|
unsigned rsr() {
|
|
// CHECK: [[V0:[%A-Za-z0-9.]+]] = call i64 @llvm.read_register.i64(metadata ![[M0:[0-9]]])
|
|
// CHECK-NEXT: trunc i64 [[V0]] to i32
|
|
return __builtin_arm_rsr("1:2:3:4:5");
|
|
}
|
|
|
|
unsigned long rsr64() {
|
|
// CHECK: call i64 @llvm.read_register.i64(metadata ![[M0:[0-9]]])
|
|
return __builtin_arm_rsr64("1:2:3:4:5");
|
|
}
|
|
|
|
void *rsrp() {
|
|
// CHECK: [[V0:[%A-Za-z0-9.]+]] = call i64 @llvm.read_register.i64(metadata ![[M0:[0-9]]])
|
|
// CHECK-NEXT: inttoptr i64 [[V0]] to i8*
|
|
return __builtin_arm_rsrp("1:2:3:4:5");
|
|
}
|
|
|
|
void wsr(unsigned v) {
|
|
// CHECK: [[V0:[%A-Za-z0-9.]+]] = zext i32 %v to i64
|
|
// CHECK-NEXT: call void @llvm.write_register.i64(metadata ![[M0:[0-9]]], i64 [[V0]])
|
|
__builtin_arm_wsr("1:2:3:4:5", v);
|
|
}
|
|
|
|
void wsr64(unsigned long v) {
|
|
// CHECK: call void @llvm.write_register.i64(metadata ![[M0:[0-9]]], i64 %v)
|
|
__builtin_arm_wsr64("1:2:3:4:5", v);
|
|
}
|
|
|
|
void wsrp(void *v) {
|
|
// CHECK: [[V0:[%A-Za-z0-9.]+]] = ptrtoint i8* %v to i64
|
|
// CHECK-NEXT: call void @llvm.write_register.i64(metadata ![[M0:[0-9]]], i64 [[V0]])
|
|
__builtin_arm_wsrp("1:2:3:4:5", v);
|
|
}
|
|
|
|
// CHECK: ![[M0]] = !{!"1:2:3:4:5"}
|