.. |
GlobalISel
|
[GlobalISel] LegalizationArtifactCombiner: Combine aext([asz]ext x) -> [asz]ext x
|
2018-11-29 18:19:24 +00:00 |
128bit_load_store.ll
|
…
|
|
O0-pipeline.ll
|
[AArch64][v8.5A] Branch Target Identification code-generation pass
|
2018-10-08 14:04:24 +00:00 |
O3-pipeline.ll
|
Subject: [PATCH] [CodeGen] Add pass to combine interleaved loads.
|
2018-11-19 14:26:10 +00:00 |
PBQP-chain.ll
|
…
|
|
PBQP-coalesce-benefit.ll
|
…
|
|
PBQP-csr.ll
|
…
|
|
PBQP.ll
|
…
|
|
Redundantstore.ll
|
…
|
|
a57-csel.ll
|
…
|
|
aarch-multipart.ll
|
…
|
|
aarch64-2014-08-11-MachineCombinerCrash.ll
|
…
|
|
aarch64-2014-12-02-combine-soften.ll
|
…
|
|
aarch64-DAGCombine-findBetterNeighborChains-crash.ll
|
…
|
|
aarch64-a57-fp-load-balancing.ll
|
…
|
|
aarch64-address-type-promotion-assertion.ll
|
…
|
|
aarch64-address-type-promotion.ll
|
…
|
|
aarch64-addv.ll
|
…
|
|
aarch64-be-bv.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
aarch64-codegen-prepare-atp.ll
|
…
|
|
aarch64-combine-fmul-fsub.mir
|
…
|
|
aarch64-dynamic-stack-layout.ll
|
…
|
|
aarch64-fix-cortex-a53-835769.ll
|
…
|
|
aarch64-fold-lslfast.ll
|
…
|
|
aarch64-gep-opt.ll
|
…
|
|
aarch64-insert-subvector-undef.ll
|
…
|
|
aarch64-interleaved-ld-combine.ll
|
Subject: [PATCH] [CodeGen] Add pass to combine interleaved loads.
|
2018-11-19 14:26:10 +00:00 |
aarch64-loop-gep-opt.ll
|
…
|
|
aarch64-minmaxv.ll
|
…
|
|
aarch64-named-reg-w18.ll
|
…
|
|
aarch64-named-reg-x18.ll
|
…
|
|
aarch64-neon-v1i1-setcc.ll
|
…
|
|
aarch64-smax-constantfold.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
aarch64-smull.ll
|
…
|
|
aarch64-stp-cluster.ll
|
…
|
|
aarch64-tbz.ll
|
…
|
|
aarch64-tryBitfieldInsertOpFromOr-crash.ll
|
…
|
|
aarch64-vcvtfp2fxs-combine.ll
|
…
|
|
aarch64-vector-pcs.mir
|
[AArch64] Implement aarch64_vector_pcs codegen support.
|
2018-09-12 12:10:22 +00:00 |
aarch64-vuzp.ll
|
…
|
|
aarch64-wide-shuffle.ll
|
…
|
|
aarch64_f16_be.ll
|
…
|
|
aarch64_tree_tests.ll
|
Partial revert of "NFC - Various typo fixes in tests"
|
2018-07-05 08:42:16 +00:00 |
aarch64_win64cc_vararg.ll
|
…
|
|
adc.ll
|
…
|
|
addcarry-crash.ll
|
…
|
|
addr-of-ret-addr.ll
|
[COFF, ARM64] Implement llvm.addressofreturnaddress intrinsic
|
2018-11-01 21:23:47 +00:00 |
addsub-shifted.ll
|
…
|
|
addsub.ll
|
…
|
|
addsub_ext.ll
|
…
|
|
alloca.ll
|
…
|
|
analyze-branch.ll
|
…
|
|
analyzecmp.ll
|
…
|
|
and-mask-removal.ll
|
[AArch64] Swap comparison operands if that enables some folding.
|
2018-10-13 07:43:56 +00:00 |
and-sink.ll
|
…
|
|
andandshift.ll
|
NFC - Various typo fixes in tests
|
2018-07-04 13:28:39 +00:00 |
argument-blocks.ll
|
…
|
|
arm64-2011-03-09-CPSRSpill.ll
|
…
|
|
arm64-2011-03-17-AsmPrinterCrash.ll
|
…
|
|
arm64-2011-03-21-Unaligned-Frame-Index.ll
|
…
|
|
arm64-2011-04-21-CPSRBug.ll
|
…
|
|
arm64-2011-10-18-LdStOptBug.ll
|
…
|
|
arm64-2012-01-11-ComparisonDAGCrash.ll
|
…
|
|
arm64-2012-05-07-DAGCombineVectorExtract.ll
|
…
|
|
arm64-2012-05-07-MemcpyAlignBug.ll
|
…
|
|
arm64-2012-05-09-LOADgot-bug.ll
|
…
|
|
arm64-2012-05-22-LdStOptBug.ll
|
…
|
|
arm64-2012-06-06-FPToUI.ll
|
…
|
|
arm64-2012-07-11-InstrEmitterBug.ll
|
…
|
|
arm64-2013-01-13-ffast-fcmp.ll
|
…
|
|
arm64-2013-01-23-frem-crash.ll
|
…
|
|
arm64-2013-01-23-sext-crash.ll
|
…
|
|
arm64-2013-02-12-shufv8i8.ll
|
…
|
|
arm64-AdvSIMD-Scalar.ll
|
…
|
|
arm64-AnInfiniteLoopInDAGCombine.ll
|
…
|
|
arm64-EXT-undef-mask.ll
|
…
|
|
arm64-aapcs-be.ll
|
…
|
|
arm64-aapcs.ll
|
…
|
|
arm64-abi-varargs.ll
|
[DAGCombine] Improve alias analysis for chain of independent stores.
|
2018-11-08 19:14:20 +00:00 |
arm64-abi.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
arm64-abi_align.ll
|
…
|
|
arm64-addp.ll
|
…
|
|
arm64-addr-mode-folding.ll
|
NFC - Various typo fixes in tests
|
2018-07-04 13:28:39 +00:00 |
arm64-addr-type-promotion.ll
|
Revert "[AArch64] Coalesce Copy Zero during instruction selection"
|
2018-06-21 16:05:24 +00:00 |
arm64-addrmode.ll
|
…
|
|
arm64-alloc-no-stack-realign.ll
|
…
|
|
arm64-alloca-frame-pointer-offset.ll
|
…
|
|
arm64-andCmpBrToTBZ.ll
|
…
|
|
arm64-ands-bad-peephole.ll
|
…
|
|
arm64-anyregcc-crash.ll
|
…
|
|
arm64-anyregcc.ll
|
…
|
|
arm64-arith-saturating.ll
|
…
|
|
arm64-arith.ll
|
…
|
|
arm64-arm64-dead-def-elimination-flag.ll
|
…
|
|
arm64-atomic-128.ll
|
…
|
|
arm64-atomic.ll
|
…
|
|
arm64-basic-pic.ll
|
…
|
|
arm64-bcc.ll
|
…
|
|
arm64-big-endian-bitconverts.ll
|
…
|
|
arm64-big-endian-eh.ll
|
…
|
|
arm64-big-endian-varargs.ll
|
…
|
|
arm64-big-endian-vector-callee.ll
|
…
|
|
arm64-big-endian-vector-caller.ll
|
…
|
|
arm64-big-imm-offsets.ll
|
…
|
|
arm64-big-stack.ll
|
…
|
|
arm64-bitfield-extract.ll
|
…
|
|
arm64-blockaddress.ll
|
…
|
|
arm64-build-vector.ll
|
[AArch64] Fix SelectionDAG infinite loop for v1i64 SCALAR_TO_VECTOR
|
2018-11-22 11:45:23 +00:00 |
arm64-builtins-linux.ll
|
…
|
|
arm64-call-tailcalls.ll
|
…
|
|
arm64-cast-opt.ll
|
…
|
|
arm64-ccmp-heuristics.ll
|
…
|
|
arm64-ccmp.ll
|
…
|
|
arm64-clrsb.ll
|
…
|
|
arm64-coalesce-ext.ll
|
…
|
|
arm64-coalescing-MOVi32imm.ll
|
…
|
|
arm64-code-model-large-abs.ll
|
…
|
|
arm64-codegen-prepare-extload.ll
|
…
|
|
arm64-collect-loh-garbage-crash.ll
|
…
|
|
arm64-collect-loh-str.ll
|
…
|
|
arm64-collect-loh.ll
|
…
|
|
arm64-complex-copy-noneon.ll
|
…
|
|
arm64-complex-ret.ll
|
…
|
|
arm64-const-addr.ll
|
…
|
|
arm64-convert-v4f64.ll
|
[LegalizeVectorTypes][X86][ARM][AArch64][PowerPC] Don't use SplitVecOp_TruncateHelper for FP_TO_SINT/UINT.
|
2018-11-26 21:12:39 +00:00 |
arm64-copy-tuple.ll
|
…
|
|
arm64-crc32.ll
|
…
|
|
arm64-crypto.ll
|
…
|
|
arm64-cse.ll
|
[DAGCombiner] Teach DAG combiner that A-(B-C) can be folded to A+(C-B)
|
2018-07-28 00:27:25 +00:00 |
arm64-csel.ll
|
Partial revert of "NFC - Various typo fixes in tests"
|
2018-07-05 08:42:16 +00:00 |
arm64-csldst-mmo.ll
|
…
|
|
arm64-custom-call-saved-reg.ll
|
[AArch64] Support adding X[8-15,18] registers as CSRs.
|
2018-09-22 22:17:50 +00:00 |
arm64-cvt.ll
|
…
|
|
arm64-dagcombiner-convergence.ll
|
…
|
|
arm64-dagcombiner-dead-indexed-load.ll
|
…
|
|
arm64-dagcombiner-load-slicing.ll
|
…
|
|
arm64-dead-def-frame-index.ll
|
…
|
|
arm64-dead-register-def-bug.ll
|
…
|
|
arm64-detect-vec-redux.ll
|
…
|
|
arm64-dup.ll
|
…
|
|
arm64-early-ifcvt.ll
|
…
|
|
arm64-elf-calls.ll
|
…
|
|
arm64-elf-constpool.ll
|
…
|
|
arm64-elf-globals.ll
|
…
|
|
arm64-ext.ll
|
…
|
|
arm64-extend-int-to-fp.ll
|
…
|
|
arm64-extend.ll
|
…
|
|
arm64-extern-weak.ll
|
…
|
|
arm64-extload-knownzero.ll
|
…
|
|
arm64-extract.ll
|
…
|
|
arm64-extract_subvector.ll
|
…
|
|
arm64-fast-isel-addr-offset.ll
|
…
|
|
arm64-fast-isel-alloca.ll
|
…
|
|
arm64-fast-isel-br.ll
|
…
|
|
arm64-fast-isel-call.ll
|
…
|
|
arm64-fast-isel-conversion-fallback.ll
|
…
|
|
arm64-fast-isel-conversion.ll
|
…
|
|
arm64-fast-isel-fcmp.ll
|
…
|
|
arm64-fast-isel-gv.ll
|
…
|
|
arm64-fast-isel-icmp.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
arm64-fast-isel-indirectbr.ll
|
…
|
|
arm64-fast-isel-intrinsic.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
arm64-fast-isel-materialize.ll
|
…
|
|
arm64-fast-isel-noconvert.ll
|
…
|
|
arm64-fast-isel-rem.ll
|
…
|
|
arm64-fast-isel-ret.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
arm64-fast-isel-store.ll
|
…
|
|
arm64-fast-isel.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
arm64-fastcc-tailcall.ll
|
…
|
|
arm64-fastisel-gep-promote-before-add.ll
|
…
|
|
arm64-fcmp-opt.ll
|
…
|
|
arm64-fcopysign.ll
|
…
|
|
arm64-fixed-point-scalar-cvt-dagcombine.ll
|
…
|
|
arm64-fma-combine-with-fpfusion.ll
|
…
|
|
arm64-fma-combines.ll
|
…
|
|
arm64-fmadd.ll
|
…
|
|
arm64-fmax-safe.ll
|
…
|
|
arm64-fmax.ll
|
…
|
|
arm64-fminv.ll
|
…
|
|
arm64-fml-combines.ll
|
…
|
|
arm64-fmuladd.ll
|
…
|
|
arm64-fold-address.ll
|
…
|
|
arm64-fold-lsl.ll
|
…
|
|
arm64-fp-contract-zero.ll
|
…
|
|
arm64-fp-imm.ll
|
…
|
|
arm64-fp.ll
|
…
|
|
arm64-fp128-folding.ll
|
…
|
|
arm64-fp128.ll
|
…
|
|
arm64-fpcr.ll
|
[AArch64] Implement FLT_ROUNDS macro.
|
2018-06-20 12:09:01 +00:00 |
arm64-frame-index.ll
|
…
|
|
arm64-global-address.ll
|
…
|
|
arm64-hello.ll
|
…
|
|
arm64-i16-subreg-extract.ll
|
…
|
|
arm64-icmp-opt.ll
|
…
|
|
arm64-illegal-float-ops.ll
|
…
|
|
arm64-indexed-memory.ll
|
…
|
|
arm64-indexed-vector-ldst-2.ll
|
…
|
|
arm64-indexed-vector-ldst.ll
|
…
|
|
arm64-inline-asm-error-I.ll
|
…
|
|
arm64-inline-asm-error-J.ll
|
…
|
|
arm64-inline-asm-error-K.ll
|
…
|
|
arm64-inline-asm-error-L.ll
|
…
|
|
arm64-inline-asm-error-M.ll
|
…
|
|
arm64-inline-asm-error-N.ll
|
…
|
|
arm64-inline-asm-zero-reg-error.ll
|
…
|
|
arm64-inline-asm.ll
|
…
|
|
arm64-join-reserved.ll
|
…
|
|
arm64-jumptable.ll
|
…
|
|
arm64-large-frame.ll
|
…
|
|
arm64-ld-from-st.ll
|
[DAGCombine] Improve Load-Store Forwarding
|
2018-10-10 14:15:52 +00:00 |
arm64-ld1.ll
|
[DAGCombiner] look through bitcasts when trying to narrow vector binops
|
2018-11-20 22:26:35 +00:00 |
arm64-ldp-aa.ll
|
…
|
|
arm64-ldp-cluster.ll
|
…
|
|
arm64-ldp.ll
|
…
|
|
arm64-ldst-unscaled-pre-post.mir
|
…
|
|
arm64-ldur.ll
|
…
|
|
arm64-ldxr-stxr.ll
|
…
|
|
arm64-leaf.ll
|
…
|
|
arm64-long-shift.ll
|
…
|
|
arm64-memcpy-inline.ll
|
…
|
|
arm64-memset-inline.ll
|
[MachineScheduler] Order FI-based memops based on stack direction
|
2018-11-29 20:03:19 +00:00 |
arm64-memset-to-bzero.ll
|
Recommit "Enable MachineOutliner by default under -Oz for AArch64"
|
2018-07-27 20:18:27 +00:00 |
arm64-misaligned-memcpy-inline.ll
|
…
|
|
arm64-misched-basic-A53.ll
|
…
|
|
arm64-misched-basic-A57.ll
|
…
|
|
arm64-misched-forwarding-A53.ll
|
…
|
|
arm64-misched-memdep-bug.ll
|
…
|
|
arm64-misched-multimmo.ll
|
…
|
|
arm64-movi.ll
|
…
|
|
arm64-mul.ll
|
…
|
|
arm64-named-reg-alloc.ll
|
…
|
|
arm64-named-reg-notareg.ll
|
…
|
|
arm64-narrow-st-merge.ll
|
…
|
|
arm64-neg.ll
|
…
|
|
arm64-neon-2velem-high.ll
|
…
|
|
arm64-neon-2velem.ll
|
…
|
|
arm64-neon-3vdiff.ll
|
…
|
|
arm64-neon-aba-abd.ll
|
…
|
|
arm64-neon-across.ll
|
…
|
|
arm64-neon-add-pairwise.ll
|
…
|
|
arm64-neon-add-sub.ll
|
…
|
|
arm64-neon-compare-instructions.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
arm64-neon-copy.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
arm64-neon-copyPhysReg-tuple.ll
|
…
|
|
arm64-neon-mul-div-cte.ll
|
…
|
|
arm64-neon-mul-div.ll
|
…
|
|
arm64-neon-scalar-by-elem-mul.ll
|
…
|
|
arm64-neon-select_cc.ll
|
…
|
|
arm64-neon-simd-ldst-one.ll
|
…
|
|
arm64-neon-simd-shift.ll
|
…
|
|
arm64-neon-simd-vget.ll
|
…
|
|
arm64-neon-v1i1-setcc.ll
|
…
|
|
arm64-neon-v8.1a.ll
|
…
|
|
arm64-neon-vector-list-spill.ll
|
…
|
|
arm64-nvcast.ll
|
…
|
|
arm64-opt-remarks-lazy-bfi.ll
|
Add machine verifier to arm64-opt-remarks-lazy-bfi
|
2018-07-30 17:13:25 +00:00 |
arm64-patchpoint-scratch-regs.ll
|
…
|
|
arm64-patchpoint-webkit_jscc.ll
|
…
|
|
arm64-patchpoint.ll
|
…
|
|
arm64-pic-local-symbol.ll
|
…
|
|
arm64-platform-reg.ll
|
[AArch64] Support reserving x1-7 registers.
|
2018-09-07 20:58:57 +00:00 |
arm64-popcnt.ll
|
…
|
|
arm64-prefetch.ll
|
…
|
|
arm64-promote-const.ll
|
…
|
|
arm64-redzone.ll
|
…
|
|
arm64-reg-copy-noneon.ll
|
…
|
|
arm64-register-offset-addressing.ll
|
…
|
|
arm64-register-pairing.ll
|
…
|
|
arm64-regress-f128csel-flags.ll
|
…
|
|
arm64-regress-interphase-shift.ll
|
…
|
|
arm64-regress-opt-cmp.mir
|
…
|
|
arm64-reserve-call-saved-reg.ll
|
[AArch64] Support adding X[8-15,18] registers as CSRs.
|
2018-09-22 22:17:50 +00:00 |
arm64-reserved-arg-reg-call-error.ll
|
[AArch64] Support reserving x1-7 registers.
|
2018-09-07 20:58:57 +00:00 |
arm64-return-vector.ll
|
…
|
|
arm64-returnaddr.ll
|
…
|
|
arm64-rev.ll
|
…
|
|
arm64-rounding.ll
|
…
|
|
arm64-scaled_iv.ll
|
…
|
|
arm64-scvt.ll
|
…
|
|
arm64-setcc-int-to-fp-combine.ll
|
…
|
|
arm64-shifted-sext.ll
|
…
|
|
arm64-shrink-v1i64.ll
|
…
|
|
arm64-shrink-wrapping.ll
|
…
|
|
arm64-simd-scalar-to-vector.ll
|
…
|
|
arm64-simplest-elf.ll
|
…
|
|
arm64-sincos.ll
|
[TargetLowering] Android has sincos functions
|
2018-09-18 13:18:21 +00:00 |
arm64-sitofp-combine-chains.ll
|
…
|
|
arm64-sli-sri-opt.ll
|
…
|
|
arm64-smaxv.ll
|
…
|
|
arm64-sminv.ll
|
…
|
|
arm64-spill-lr.ll
|
…
|
|
arm64-spill-remarks-treshold-hotness.ll
|
…
|
|
arm64-spill-remarks.ll
|
Make YAML quote forward slashes.
|
2018-10-12 16:31:20 +00:00 |
arm64-spill.ll
|
…
|
|
arm64-sqshl-uqshl-i64Contant.ll
|
…
|
|
arm64-st1.ll
|
…
|
|
arm64-stack-no-frame.ll
|
…
|
|
arm64-stackmap-nops.ll
|
…
|
|
arm64-stackmap.ll
|
…
|
|
arm64-stackpointer.ll
|
…
|
|
arm64-stacksave.ll
|
…
|
|
arm64-storebytesmerge.ll
|
…
|
|
arm64-stp-aa.ll
|
…
|
|
arm64-stp.ll
|
…
|
|
arm64-strict-align.ll
|
…
|
|
arm64-stur.ll
|
…
|
|
arm64-subsections.ll
|
…
|
|
arm64-subvector-extend.ll
|
…
|
|
arm64-summary-remarks.ll
|
…
|
|
arm64-swizzle-tbl-i16-layout.ll
|
…
|
|
arm64-tbl.ll
|
…
|
|
arm64-this-return.ll
|
…
|
|
arm64-tls-darwin.ll
|
…
|
|
arm64-tls-dynamic-together.ll
|
…
|
|
arm64-tls-dynamics.ll
|
[AArch64] Add Tiny Code Model for AArch64
|
2018-08-22 11:31:39 +00:00 |
arm64-tls-execs.ll
|
[AArch64] Add Tiny Code Model for AArch64
|
2018-08-22 11:31:39 +00:00 |
arm64-trap.ll
|
…
|
|
arm64-triv-disjoint-mem-access.ll
|
…
|
|
arm64-trn.ll
|
…
|
|
arm64-trunc-store.ll
|
…
|
|
arm64-umaxv.ll
|
…
|
|
arm64-uminv.ll
|
…
|
|
arm64-umov.ll
|
…
|
|
arm64-unaligned_ldst.ll
|
…
|
|
arm64-uzp.ll
|
…
|
|
arm64-vaargs.ll
|
…
|
|
arm64-vabs.ll
|
…
|
|
arm64-vadd.ll
|
…
|
|
arm64-vaddlv.ll
|
…
|
|
arm64-vaddv.ll
|
…
|
|
arm64-variadic-aapcs.ll
|
…
|
|
arm64-vbitwise.ll
|
…
|
|
arm64-vclz.ll
|
…
|
|
arm64-vcmp.ll
|
…
|
|
arm64-vcnt.ll
|
…
|
|
arm64-vcombine.ll
|
…
|
|
arm64-vcvt.ll
|
…
|
|
arm64-vcvt_f.ll
|
…
|
|
arm64-vcvt_f32_su32.ll
|
…
|
|
arm64-vcvt_n.ll
|
…
|
|
arm64-vcvt_su32_f32.ll
|
…
|
|
arm64-vcvtxd_f32_f64.ll
|
…
|
|
arm64-vecCmpBr.ll
|
…
|
|
arm64-vecFold.ll
|
…
|
|
arm64-vector-ext.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
arm64-vector-imm.ll
|
…
|
|
arm64-vector-insertion.ll
|
…
|
|
arm64-vector-ldst.ll
|
…
|
|
arm64-vext.ll
|
…
|
|
arm64-vext_reverse.ll
|
…
|
|
arm64-vfloatintrinsics.ll
|
…
|
|
arm64-vhadd.ll
|
…
|
|
arm64-vhsub.ll
|
…
|
|
arm64-virtual_base.ll
|
…
|
|
arm64-vmax.ll
|
…
|
|
arm64-vminmaxnm.ll
|
…
|
|
arm64-vmovn.ll
|
…
|
|
arm64-vmul.ll
|
…
|
|
arm64-volatile.ll
|
…
|
|
arm64-vpopcnt.ll
|
[AARCH64] Improve vector popcnt lowering with ADDLP
|
2018-10-15 21:15:58 +00:00 |
arm64-vqadd.ll
|
…
|
|
arm64-vqsub.ll
|
…
|
|
arm64-vselect.ll
|
…
|
|
arm64-vsetcc_fp.ll
|
…
|
|
arm64-vshift.ll
|
…
|
|
arm64-vshr.ll
|
…
|
|
arm64-vshuffle.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
arm64-vsqrt.ll
|
…
|
|
arm64-vsra.ll
|
…
|
|
arm64-vsub.ll
|
…
|
|
arm64-weak-reference.ll
|
…
|
|
arm64-xaluo.ll
|
…
|
|
arm64-zero-cycle-regmov.ll
|
[AArch64] Split zero cycle feature more granularly
|
2018-09-28 19:05:09 +00:00 |
arm64-zero-cycle-zeroing.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
arm64-zeroreg.ll
|
…
|
|
arm64-zext.ll
|
…
|
|
arm64-zextload-unscaled.ll
|
…
|
|
arm64-zip.ll
|
…
|
|
asm-large-immediate.ll
|
…
|
|
asm-print-comments.ll
|
…
|
|
assertion-rc-mismatch.ll
|
…
|
|
atomic-ops-lse.ll
|
…
|
|
atomic-ops-not-barriers.ll
|
…
|
|
atomic-ops.ll
|
…
|
|
basic-pic.ll
|
…
|
|
bics.ll
|
…
|
|
big-callframe.ll
|
…
|
|
bitcast-promote-widen.ll
|
[LegalizeTypes] Teach PromoteIntRes_BITCAST to better handle a bitcast with vector output type and a vector input type that needs to be widened
|
2018-10-30 03:27:15 +00:00 |
bitcast-v2i8.ll
|
…
|
|
bitcast.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
bitfield-extract.ll
|
…
|
|
bitfield-insert-0.ll
|
…
|
|
bitfield-insert.ll
|
…
|
|
bitfield.ll
|
…
|
|
bitreverse.ll
|
…
|
|
blockaddress.ll
|
[AArch64] Add Tiny Code Model for AArch64
|
2018-08-22 11:31:39 +00:00 |
bool-loads.ll
|
…
|
|
br-cond-not-merge.ll
|
…
|
|
br-to-eh-lpad.ll
|
…
|
|
br-undef-cond.ll
|
…
|
|
branch-folder-merge-mmos.ll
|
…
|
|
branch-folder-oneinst.mir
|
…
|
|
branch-relax-alignment.ll
|
…
|
|
branch-relax-asm.ll
|
…
|
|
branch-relax-bcc.ll
|
…
|
|
branch-relax-cbz.ll
|
…
|
|
branch-target-enforcement-indirect-calls.ll
|
[AArch64][v8.5A] Restrict indirect tail calls to use x16/17 only when using BTI
|
2018-10-08 14:09:15 +00:00 |
branch-target-enforcment.mir
|
[AArch64][v8.5A] Branch Target Identification code-generation pass
|
2018-10-08 14:04:24 +00:00 |
breg.ll
|
…
|
|
bswap-known-bits.ll
|
…
|
|
build-one-lane.ll
|
…
|
|
build-pair-isel.ll
|
…
|
|
callee-save.ll
|
…
|
|
ccmp-successor-probs.mir
|
…
|
|
cfi_restore.mir
|
…
|
|
chkstk.ll
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
cluster-frame-index.mir
|
[MachineScheduler] Add support for clustering mem ops with FI base operands
|
2018-11-28 12:00:28 +00:00 |
cmp-const-max.ll
|
…
|
|
cmp-frameindex.ll
|
…
|
|
cmpwithshort.ll
|
NFC - Various typo fixes in tests
|
2018-07-04 13:28:39 +00:00 |
cmpxchg-O0.ll
|
…
|
|
cmpxchg-idioms.ll
|
…
|
|
code-model-large-abs.ll
|
…
|
|
code-model-tiny-abs.ll
|
[AArch64] Optimise load(adr address) to ldr address
|
2018-08-30 11:55:16 +00:00 |
combine-and-like.ll
|
…
|
|
combine-comparisons-by-cse.ll
|
…
|
|
compare-branch.ll
|
…
|
|
compiler-ident.ll
|
…
|
|
complex-copy-noneon.ll
|
…
|
|
complex-fp-to-int.ll
|
…
|
|
complex-int-to-fp.ll
|
…
|
|
concat_vector-scalar-combine.ll
|
…
|
|
concat_vector-truncate-combine.ll
|
…
|
|
concat_vector-truncated-scalar-combine.ll
|
…
|
|
cond-br-tuning.ll
|
…
|
|
cond-sel-value-prop.ll
|
…
|
|
cond-sel.ll
|
Recommit "Enable MachineOutliner by default under -Oz for AArch64"
|
2018-07-27 20:18:27 +00:00 |
consthoist-gep.ll
|
Revert "Revert r341269: [Constant Hoisting] Hoisting Constant GEP Expressions"
|
2018-09-04 22:17:03 +00:00 |
copyprop.mir
|
…
|
|
cpus.ll
|
[AArch64] Support HiSilicon's TSV110 processor
|
2018-11-09 19:32:08 +00:00 |
csel-zero-float.ll
|
…
|
|
cxx-tlscc.ll
|
…
|
|
dag-combine-invaraints.ll
|
…
|
|
dag-combine-mul-shl.ll
|
…
|
|
dag-combine-select.ll
|
…
|
|
dag-numsignbits.ll
|
…
|
|
directcond.ll
|
…
|
|
div_minsize.ll
|
…
|
|
divrem.ll
|
…
|
|
dllexport.ll
|
…
|
|
dllimport.ll
|
…
|
|
dont-take-over-the-world.ll
|
…
|
|
dp-3source.ll
|
…
|
|
dp1.ll
|
…
|
|
dp2.ll
|
…
|
|
dwarf-cfi.ll
|
…
|
|
eliminate-trunc.ll
|
…
|
|
emutls.ll
|
…
|
|
emutls_generic.ll
|
…
|
|
eon.ll
|
…
|
|
expand-select.ll
|
…
|
|
ext-narrow-index.ll
|
[AArch64] Add EXT patterns for 64-bit EXT of a subvector of a 128-bit vector
|
2018-10-25 15:31:51 +00:00 |
extern-weak.ll
|
[AArch64] Add Tiny Code Model for AArch64
|
2018-08-22 11:31:39 +00:00 |
extract-bits.ll
|
[NFC][x86][AArch64] extract-bits.ll: add test with 'ashr'.
|
2018-11-05 09:20:08 +00:00 |
extract-insert.ll
|
[DAGCombiner] reduce insert+bitcast+extract vector ops to truncate (PR39016)
|
2018-10-21 20:13:29 +00:00 |
extract-lowbits.ll
|
…
|
|
extract.ll
|
…
|
|
f16-convert.ll
|
…
|
|
f16-imm.ll
|
…
|
|
f16-instructions.ll
|
[AArch64] Fix FCCMP with FP16 operands
|
2018-08-01 13:50:29 +00:00 |
fabs.ll
|
[DAGCombiner] Expand combining of FP logical ops to sign-setting FP ops
|
2018-10-09 23:20:11 +00:00 |
fadd-combines.ll
|
[DAGCombiner] allow undef elts in vector fmul matching
|
2018-10-15 16:54:07 +00:00 |
falkor-hwpf-fix.ll
|
…
|
|
falkor-hwpf-fix.mir
|
…
|
|
falkor-hwpf.ll
|
…
|
|
fast-isel-address-extends.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
fast-isel-addressing-modes.ll
|
…
|
|
fast-isel-assume.ll
|
…
|
|
fast-isel-atomic.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
fast-isel-branch-cond-mask.ll
|
Relax fast register allocator related test cases; NFC
|
2018-10-29 20:10:42 +00:00 |
fast-isel-branch-cond-split.ll
|
…
|
|
fast-isel-branch_weights.ll
|
…
|
|
fast-isel-call-return.ll
|
…
|
|
fast-isel-cbz.ll
|
…
|
|
fast-isel-cmp-branch.ll
|
…
|
|
fast-isel-cmp-vec.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
fast-isel-cmpxchg.ll
|
…
|
|
fast-isel-dbg.ll
|
MachineModuleInfo: Initialize DbgInfoAvailable depending on debug_cus existing
|
2018-10-31 17:18:41 +00:00 |
fast-isel-folded-shift.ll
|
…
|
|
fast-isel-folding.ll
|
…
|
|
fast-isel-gep.ll
|
NFC - Various typo fixes in tests
|
2018-07-04 13:28:39 +00:00 |
fast-isel-int-ext.ll
|
…
|
|
fast-isel-int-ext2.ll
|
…
|
|
fast-isel-int-ext3.ll
|
…
|
|
fast-isel-int-ext4.ll
|
…
|
|
fast-isel-int-ext5.ll
|
…
|
|
fast-isel-intrinsic.ll
|
…
|
|
fast-isel-logic-op.ll
|
…
|
|
fast-isel-memcpy.ll
|
…
|
|
fast-isel-mul.ll
|
…
|
|
fast-isel-runtime-libcall.ll
|
…
|
|
fast-isel-sdiv.ll
|
Fix check-prefix vs check-prefixes typo in updated test
|
2018-07-11 10:42:51 +00:00 |
fast-isel-select.ll
|
…
|
|
fast-isel-shift.ll
|
…
|
|
fast-isel-sp-adjust.ll
|
…
|
|
fast-isel-sqrt.ll
|
…
|
|
fast-isel-switch-phi.ll
|
…
|
|
fast-isel-tail-call.ll
|
…
|
|
fast-isel-tbz.ll
|
…
|
|
fast-isel-trunc.ll
|
…
|
|
fast-isel-vector-arithmetic.ll
|
…
|
|
fast-isel-vret.ll
|
…
|
|
fast-regalloc-empty-bb-with-liveins.mir
|
…
|
|
fastcc-reserved.ll
|
…
|
|
fastcc.ll
|
…
|
|
fcmp.ll
|
…
|
|
fcopysign.ll
|
Fix FCOPYSIGN expansion
|
2018-08-02 01:54:12 +00:00 |
fcsel-zero.ll
|
…
|
|
fcvt-fixed.ll
|
…
|
|
fcvt-int.ll
|
…
|
|
fcvt_combine.ll
|
…
|
|
fdiv-combine.ll
|
…
|
|
fdiv_combine.ll
|
…
|
|
fence-singlethread.ll
|
…
|
|
flags-multiuse.ll
|
…
|
|
floatdp_1source.ll
|
…
|
|
floatdp_2source.ll
|
…
|
|
fold-constants.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
fold-global-offsets.ll
|
…
|
|
fp-cond-sel.ll
|
…
|
|
fp-dp3.ll
|
…
|
|
fp16-v4-instructions.ll
|
…
|
|
fp16-v8-instructions.ll
|
[FileCheck] Add -allow-deprecated-dag-overlap to failing llvm tests
|
2018-07-11 20:25:49 +00:00 |
fp16-v16-instructions.ll
|
…
|
|
fp16-vector-bitcast.ll
|
…
|
|
fp16-vector-load-store.ll
|
…
|
|
fp16-vector-nvcast.ll
|
…
|
|
fp16-vector-shuffle.ll
|
…
|
|
fp16_intrinsic_lane.ll
|
…
|
|
fp16_intrinsic_scalar_1op.ll
|
…
|
|
fp16_intrinsic_scalar_2op.ll
|
[AArch64] Reverting FP16 vcvth_n_s64_f16 to fix
|
2018-06-27 14:34:40 +00:00 |
fp16_intrinsic_scalar_3op.ll
|
…
|
|
fp16_intrinsic_vector_1op.ll
|
…
|
|
fp16_intrinsic_vector_2op.ll
|
…
|
|
fp16_intrinsic_vector_3op.ll
|
…
|
|
fp128-folding.ll
|
…
|
|
fpconv-vector-op-scalarize.ll
|
…
|
|
fpimm.ll
|
[AArch64] Optimise load(adr address) to ldr address
|
2018-08-30 11:55:16 +00:00 |
fptouint-i8-zext.ll
|
…
|
|
frameaddr.ll
|
…
|
|
free-zext.ll
|
…
|
|
ftrunc.ll
|
[DAGCombiner] restrict (float)((int) f) --> ftrunc with no-signed-zeros
|
2018-06-27 18:16:40 +00:00 |
func-argpassing.ll
|
…
|
|
func-calls.ll
|
…
|
|
funcptr_cast.ll
|
…
|
|
function-subtarget-features.ll
|
…
|
|
funnel-shift-rot.ll
|
[SelectionDAG] try harder to convert funnel shift to rotate
|
2018-08-09 17:26:22 +00:00 |
funnel-shift.ll
|
[SelectionDAG] fix bug in translating funnel shift with non-power-of-2 type
|
2018-08-01 17:17:08 +00:00 |
gep-nullptr.ll
|
…
|
|
ghc-cc.ll
|
…
|
|
global-alignment.ll
|
…
|
|
global-merge-1.ll
|
…
|
|
global-merge-2.ll
|
…
|
|
global-merge-3.ll
|
[GlobalMerge] Fix GlobalMerge on bss external global variables.
|
2018-08-30 00:49:50 +00:00 |
global-merge-4.ll
|
…
|
|
global-merge-group-by-use.ll
|
…
|
|
global-merge-ignore-single-use-minsize.ll
|
…
|
|
global-merge-ignore-single-use.ll
|
…
|
|
global-merge.ll
|
…
|
|
got-abuse.ll
|
…
|
|
half.ll
|
DAG combiner: fold (select, C, X, undef) -> X
|
2018-11-16 23:13:38 +00:00 |
hints.ll
|
…
|
|
i1-contents.ll
|
…
|
|
i128-align.ll
|
…
|
|
i128-fast-isel-fallback.ll
|
Revert "[AArch64] Coalesce Copy Zero during instruction selection"
|
2018-06-21 16:05:24 +00:00 |
iabs.ll
|
[AArch64] Add integer abs testcases for D51873.
|
2018-09-13 17:11:25 +00:00 |
ifcvt-select.ll
|
…
|
|
illegal-float-ops.ll
|
…
|
|
implicit-sret.ll
|
…
|
|
init-array.ll
|
…
|
|
inline-asm-clobber.ll
|
[CodeGen] emit inline asm clobber list warnings for reserved (cont)
|
2018-08-30 12:52:35 +00:00 |
inline-asm-constraints-badI.ll
|
…
|
|
inline-asm-constraints-badK.ll
|
…
|
|
inline-asm-constraints-badK2.ll
|
…
|
|
inline-asm-constraints-badL.ll
|
…
|
|
inline-asm-globaladdress.ll
|
…
|
|
inlineasm-S-constraint.ll
|
…
|
|
inlineasm-X-allocation.ll
|
…
|
|
inlineasm-X-constraint.ll
|
…
|
|
inlineasm-illegal-type.ll
|
[AArch64] Reject inline asm with FP registers when FP is disabled.
|
2018-08-24 19:12:13 +00:00 |
inlineasm-ldr-pseudo.ll
|
…
|
|
intrinsics-memory-barrier.ll
|
…
|
|
jump-table-compress.mir
|
AArch64: add a pass to compress jump-table entries when possible.
|
2018-10-24 20:19:09 +00:00 |
jump-table-exynos.ll
|
AArch64: add a pass to compress jump-table entries when possible.
|
2018-10-24 20:19:09 +00:00 |
jump-table.ll
|
AArch64: add a pass to compress jump-table entries when possible.
|
2018-10-24 20:19:09 +00:00 |
known-never-nan.ll
|
DAG: Fix isKnownNeverNaN for basic non-sNaN cases
|
2018-08-17 21:19:22 +00:00 |
lack-of-signed-truncation-check.ll
|
[AArch64] Swap comparison operands if that enables some folding.
|
2018-10-13 07:43:56 +00:00 |
large-consts.ll
|
…
|
|
large_shift.ll
|
…
|
|
ldp-stp-scaled-unscaled-pairs.ll
|
…
|
|
ldradr.ll
|
[AArch64] Optimise load(adr address) to ldr address
|
2018-08-30 11:55:16 +00:00 |
ldst-miflags.mir
|
…
|
|
ldst-opt-aa.mir
|
…
|
|
ldst-opt-zr-clobber.mir
|
…
|
|
ldst-opt.ll
|
[DAGCombine] Improve alias analysis for chain of independent stores.
|
2018-11-08 19:14:20 +00:00 |
ldst-opt.mir
|
…
|
|
ldst-paired-aliasing.ll
|
…
|
|
ldst-regoffset.ll
|
…
|
|
ldst-unscaledimm.ll
|
…
|
|
ldst-unsignedimm.ll
|
…
|
|
ldst-zero.ll
|
…
|
|
legalize-bug-bogus-cpu.ll
|
…
|
|
lit.local.cfg
|
…
|
|
literal_pools_float.ll
|
[AArch64] Optimise load(adr address) to ldr address
|
2018-08-30 11:55:16 +00:00 |
live-interval-analysis.mir
|
…
|
|
load-combine-big-endian.ll
|
…
|
|
load-combine.ll
|
…
|
|
load-store-forwarding.ll
|
[DAGCombiner] Fix for big endian in ForwardStoreValueToDirectLoad
|
2018-10-30 20:16:39 +00:00 |
local_vars.ll
|
…
|
|
logical-imm.ll
|
…
|
|
logical_shifted_reg.ll
|
…
|
|
loh.mir
|
…
|
|
loop-micro-op-buffer-size-t99.ll
|
…
|
|
loopvectorize_pr33804_double.ll
|
…
|
|
lower-range-metadata-func-call.ll
|
…
|
|
machine-combiner-madd.ll
|
…
|
|
machine-combiner.ll
|
…
|
|
machine-combiner.mir
|
…
|
|
machine-copy-prop.ll
|
…
|
|
machine-copy-remove.ll
|
…
|
|
machine-copy-remove.mir
|
…
|
|
machine-cp-clobbers.mir
|
Reapply "[MachineCopyPropagation] Reimplement CopyTracker in terms of register units"
|
2018-10-22 19:51:31 +00:00 |
machine-dead-copy.mir
|
…
|
|
machine-outliner-bad-adrp.mir
|
[MachineOutliner] Add missing liveness tracking info in MIR test.
|
2018-07-07 08:42:31 +00:00 |
machine-outliner-bad-register.mir
|
[MachineOutliner] Don't outline sequences where x16/x17/nzcv are live across
|
2018-06-27 17:43:27 +00:00 |
machine-outliner-bti.mir
|
[AArch64][v8.5A] Don't create BR instructions in outliner when BTI enabled
|
2018-10-08 14:12:08 +00:00 |
machine-outliner-calls.mir
|
…
|
|
machine-outliner-default.mir
|
Recommit "Enable MachineOutliner by default under -Oz for AArch64"
|
2018-07-27 20:18:27 +00:00 |
machine-outliner-flags.ll
|
Recommit "Enable MachineOutliner by default under -Oz for AArch64"
|
2018-07-27 20:18:27 +00:00 |
machine-outliner-inline-asm-adrp.mir
|
…
|
|
machine-outliner-noredzone.ll
|
…
|
|
machine-outliner-regsave.mir
|
[MachineOutliner] Outline both register save calls + no LR save calls together
|
2018-11-30 21:14:58 +00:00 |
machine-outliner-remarks.ll
|
[MachineOutliner][NFC] Remember when you map something illegal across MBBs
|
2018-11-01 23:09:06 +00:00 |
machine-outliner-size-info.mir
|
[MachineOutliner] Add codegen size remarks to the MachineOutliner
|
2018-09-11 23:05:34 +00:00 |
machine-outliner-tail.ll
|
…
|
|
machine-outliner-thunk.ll
|
[AArch64] Fix verifier error when outlining indirect calls
|
2018-10-08 09:18:48 +00:00 |
machine-outliner.ll
|
[MachineOutliner] Inherit target features from parent function
|
2018-10-29 20:27:07 +00:00 |
machine-outliner.mir
|
Replace w16/w17 in machine-outliner.mir with w11/w12
|
2018-12-01 21:23:58 +00:00 |
machine-scheduler.mir
|
…
|
|
machine-sink-kill-flags.ll
|
…
|
|
machine-sink-zr.mir
|
…
|
|
machine-zero-copy-remove.mir
|
…
|
|
machine_cse.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
machine_cse_impdef_killflags.ll
|
…
|
|
macho-global-symbols.ll
|
…
|
|
macho-trap.ll
|
…
|
|
macro-fusion-last.mir
|
MacroFusion: Fix macro fusion with ExitSU failing in top-down scheduling
|
2018-07-26 17:43:56 +00:00 |
madd-combiner.ll
|
…
|
|
madd-lohi.ll
|
…
|
|
mature-mc-support.ll
|
…
|
|
max-jump-table.ll
|
Recommit "Enable MachineOutliner by default under -Oz for AArch64"
|
2018-07-27 20:18:27 +00:00 |
memcpy-f128.ll
|
…
|
|
merge-store-dependency.ll
|
…
|
|
merge-store.ll
|
…
|
|
mergestores_noimplicitfloat.ll
|
…
|
|
min-jump-table.ll
|
AArch64: add a pass to compress jump-table entries when possible.
|
2018-10-24 20:19:09 +00:00 |
mingw-refptr.ll
|
[MinGW] [AArch64] Add stubs for potential automatic dllimported variables
|
2018-09-04 20:56:21 +00:00 |
minmax-of-minmax.ll
|
…
|
|
minmax.ll
|
…
|
|
misched-fusion-addr.ll
|
…
|
|
misched-fusion-aes.ll
|
…
|
|
misched-fusion-crypto-eor.mir
|
[CodeGen] Always print register ties in MI::dump()
|
2018-09-26 13:33:09 +00:00 |
misched-fusion-csel.ll
|
…
|
|
misched-fusion-lit.ll
|
…
|
|
misched-fusion.ll
|
…
|
|
misched-stp.ll
|
…
|
|
mlicm-stack-write-check.mir
|
…
|
|
movimm-wzr.mir
|
…
|
|
movw-consts.ll
|
…
|
|
movw-shift-encoding.ll
|
…
|
|
mul-lohi.ll
|
…
|
|
mul_pow2.ll
|
…
|
|
multi-vector-store-size.ll
|
[AArch64] Create proper memoperand for multi-vector stores
|
2018-10-30 19:17:51 +00:00 |
neg-imm.ll
|
…
|
|
neon-bitcast.ll
|
…
|
|
neon-bitwise-instructions.ll
|
…
|
|
neon-compare-instructions.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
neon-diagnostics.ll
|
…
|
|
neon-dot-product.ll
|
…
|
|
neon-extract.ll
|
…
|
|
neon-fma-FMF.ll
|
Utilize new SDNode flag functionality to expand current support for fma
|
2018-06-16 00:03:06 +00:00 |
neon-fma.ll
|
…
|
|
neon-fp16fml.ll
|
[AArch64] Implement FP16FML intrinsics
|
2018-10-25 23:36:41 +00:00 |
neon-fpround_f128.ll
|
…
|
|
neon-idiv.ll
|
…
|
|
neon-inline-asm-16-bit-fp.ll
|
…
|
|
neon-mla-mls.ll
|
…
|
|
neon-mov.ll
|
…
|
|
neon-or-combine.ll
|
…
|
|
neon-perm.ll
|
…
|
|
neon-scalar-by-elem-fma.ll
|
…
|
|
neon-scalar-copy.ll
|
…
|
|
neon-shift-left-long.ll
|
…
|
|
neon-truncStore-extLoad.ll
|
[AArch64] Add custom lowering for v4i8 trunc store
|
2018-06-27 13:58:46 +00:00 |
nest-register.ll
|
…
|
|
no-fp-asm-clobbers-crash.ll
|
…
|
|
no-quad-ldp-stp.ll
|
…
|
|
no-stack-arg-probe.ll
|
…
|
|
nonlazybind.ll
|
…
|
|
nontemporal.ll
|
…
|
|
nzcv-save.ll
|
…
|
|
optimize-cond-branch.ll
|
…
|
|
optimize-imm.ll
|
…
|
|
or-combine.ll
|
…
|
|
overlapping-copy-bundle-cycle.mir
|
Re-apply "[VirtRegRewriter] Avoid clobbering registers when expanding copy bundles"
|
2018-06-14 19:24:03 +00:00 |
overlapping-copy-bundle.mir
|
Re-apply "[VirtRegRewriter] Avoid clobbering registers when expanding copy bundles"
|
2018-06-14 19:24:03 +00:00 |
paired-load.ll
|
…
|
|
phi-dbg.ll
|
MachineOperand/MIParser: Do not print debug-use flag, infer it
|
2018-10-30 23:28:27 +00:00 |
pic-eh-stubs.ll
|
…
|
|
pie.ll
|
…
|
|
post-ra-machine-sink.mir
|
…
|
|
postra-mi-sched.ll
|
…
|
|
pow.ll
|
[DAGCombiner] try to convert pow(x, 0.25) to sqrt(sqrt(x))
|
2018-09-05 17:01:56 +00:00 |
pr27816.ll
|
…
|
|
pr33172.ll
|
…
|
|
preferred-alignment.ll
|
…
|
|
preferred-function-alignment.ll
|
…
|
|
prefixdata.ll
|
…
|
|
preserve_mostcc.ll
|
…
|
|
print-mrs-system-register.ll
|
…
|
|
prologue-epilogue-remarks.mir
|
…
|
|
ragreedy-csr.ll
|
…
|
|
rbit.ll
|
…
|
|
readcyclecounter.ll
|
…
|
|
recp-fastmath.ll
|
…
|
|
redundant-copy-elim-empty-mbb.ll
|
…
|
|
reg-scavenge-frame.mir
|
…
|
|
regcoal-physreg.mir
|
…
|
|
regress-bitcast-formals.ll
|
…
|
|
regress-f128csel-flags.ll
|
…
|
|
regress-fp128-livein.ll
|
…
|
|
regress-tail-livereg.ll
|
…
|
|
regress-tblgen-chains.ll
|
[DAGCombine] Improve Load-Store Forwarding
|
2018-10-10 14:15:52 +00:00 |
regress-w29-reserved-with-fp.ll
|
…
|
|
rem_crash.ll
|
…
|
|
remat-float0.ll
|
…
|
|
remat.ll
|
[AArch64] Support HiSilicon's TSV110 processor
|
2018-11-09 19:32:08 +00:00 |
returnaddr.ll
|
…
|
|
reverse-csr-restore-seq.mir
|
…
|
|
rm_redundant_cmp.ll
|
…
|
|
rotate-extract.ll
|
[DAGCombiner] Bug 31275- Extract a shift from a constant mul or udiv if a rotate can be formed
|
2018-07-30 16:50:00 +00:00 |
rotate.ll
|
…
|
|
round-conv.ll
|
…
|
|
sat-add.ll
|
[AArch64] Swap comparison operands if that enables some folding.
|
2018-10-13 07:43:56 +00:00 |
sched-past-vector-ldst.ll
|
…
|
|
scheduledag-constreg.mir
|
…
|
|
sdag-store-merging-bug.ll
|
[AArch64][DAGCombiner]: change -stop-after=isel to instruction-select
|
2018-10-02 00:22:51 +00:00 |
sdivpow2.ll
|
[AArch64] Regenerate SDIV tests
|
2018-07-11 10:39:50 +00:00 |
select_cc.ll
|
[SelectionDAG] swap select_cc operands to enable folding
|
2018-11-09 11:09:40 +00:00 |
selectcc-to-shiftand.ll
|
…
|
|
selectiondag-order.ll
|
[AArch64] Do 64-bit vector move of 0 and -1 by extracting from the 128-bit move
|
2018-10-25 14:56:48 +00:00 |
seqpairspill.mir
|
AArch64: Fix XSeqPairs/WSeqPairs problems
|
2018-10-04 17:02:53 +00:00 |
setcc-takes-i32.ll
|
…
|
|
setcc-type-mismatch.ll
|
…
|
|
shadow-call-stack.ll
|
AArch64: Don't emit CFI for SCS register in nounwind functions.
|
2018-11-30 21:04:25 +00:00 |
shift-mod.ll
|
…
|
|
shrink-wrap.ll
|
…
|
|
shrink-wrapping-vla.ll
|
…
|
|
sibling-call.ll
|
…
|
|
sign-return-address.ll
|
Revert r347490 as it breaks address sanitizer builds
|
2018-11-23 17:13:06 +00:00 |
signbit-shift.ll
|
[DAGCombiner] transform sub-of-shifted-signbit to add
|
2018-07-30 22:21:37 +00:00 |
signed-truncation-check.ll
|
[AArch64] Swap comparison operands if that enables some folding.
|
2018-10-13 07:43:56 +00:00 |
simple-macho.ll
|
…
|
|
sincos-expansion.ll
|
…
|
|
sincospow-vector-expansion.ll
|
…
|
|
sink-copy-for-shrink-wrap.ll
|
…
|
|
sitofp-fixed-legal.ll
|
…
|
|
special-reg.ll
|
…
|
|
spill-fold.ll
|
…
|
|
spill-fold.mir
|
…
|
|
spill-stack-realignment.mir
|
…
|
|
spill-undef.mir
|
…
|
|
sponentry.ll
|
[COFF, ARM64] Implement Intrinsic.sponentry for AArch64
|
2018-11-01 23:22:25 +00:00 |
sqrt-fastmath.ll
|
…
|
|
stack-guard-remat-bitcast.ll
|
…
|
|
stack-protector-target.ll
|
[COFF, ARM64] Add support for MSVC buffer security check
|
2018-11-09 02:48:36 +00:00 |
stack_guard_remat.ll
|
…
|
|
stackguard-internal.ll
|
…
|
|
stackmap-frame-setup.ll
|
…
|
|
stackmap-liveness.ll
|
…
|
|
store_merge_pair_offset.ll
|
…
|
|
strqro.ll
|
…
|
|
strqu.ll
|
…
|
|
sub1.ll
|
…
|
|
subs-to-sub-opt.ll
|
…
|
|
swap-compare-operands.ll
|
[AArch64] Swap comparison operands if that enables some folding.
|
2018-10-13 07:43:56 +00:00 |
swift-error.ll
|
…
|
|
swift-return.ll
|
…
|
|
swiftcc.ll
|
…
|
|
swifterror.ll
|
[DAGCombine] Improve alias analysis for chain of independent stores.
|
2018-11-08 19:14:20 +00:00 |
swiftself-scavenger.ll
|
…
|
|
swiftself.ll
|
…
|
|
tail-call.ll
|
…
|
|
tailcall-ccmismatch.ll
|
…
|
|
tailcall-explicit-sret.ll
|
…
|
|
tailcall-fastisel.ll
|
…
|
|
tailcall-implicit-sret.ll
|
…
|
|
tailcall-mem-intrinsics.ll
|
…
|
|
tailcall-string-rvo.ll
|
…
|
|
tailcall_misched_graph.ll
|
…
|
|
taildup-cfi.ll
|
…
|
|
tailmerging_in_mbp.ll
|
…
|
|
tbi.ll
|
…
|
|
tbz-tbnz.ll
|
…
|
|
tiny_model.ll
|
[AArch64] Optimise load(adr address) to ldr address
|
2018-08-30 11:55:16 +00:00 |
tiny_supported.ll
|
[AArch64] Add Tiny Code Model for AArch64
|
2018-08-22 11:31:39 +00:00 |
trunc-v1i64.ll
|
…
|
|
tst-br.ll
|
…
|
|
umulo-128-legalisation-lowering.ll
|
[SelectionDAG] Improve the legalisation lowering of UMULO.
|
2018-08-16 18:39:39 +00:00 |
unfold-masked-merge-scalar-constmask-innerouter.ll
|
Extend hasStoreToStackSlot with list of FI accesses.
|
2018-09-03 09:15:58 +00:00 |
unfold-masked-merge-scalar-constmask-interleavedbits.ll
|
Extend hasStoreToStackSlot with list of FI accesses.
|
2018-09-03 09:15:58 +00:00 |
unfold-masked-merge-scalar-constmask-interleavedbytehalves.ll
|
Extend hasStoreToStackSlot with list of FI accesses.
|
2018-09-03 09:15:58 +00:00 |
unfold-masked-merge-scalar-constmask-lowhigh.ll
|
Extend hasStoreToStackSlot with list of FI accesses.
|
2018-09-03 09:15:58 +00:00 |
unfold-masked-merge-scalar-variablemask.ll
|
Extend hasStoreToStackSlot with list of FI accesses.
|
2018-09-03 09:15:58 +00:00 |
unfold-masked-merge-vector-variablemask-const.ll
|
…
|
|
unfold-masked-merge-vector-variablemask.ll
|
…
|
|
unreachable-emergency-spill-slot.mir
|
…
|
|
urem-seteq-optsize.ll
|
[NFC][CodeGen][SelectionDAG] Tests for X % C == 0 codegen improvement.
|
2018-08-30 09:32:21 +00:00 |
urem-seteq-vec-nonsplat.ll
|
[AARCH64][X86] Remove _nonsplat from test names
|
2018-10-07 11:24:04 +00:00 |
urem-seteq-vec-splat.ll
|
[DagCombine][NFC] Some more tests fo for X % C == 0 (UREM case) transform
|
2018-09-11 15:34:26 +00:00 |
urem-seteq.ll
|
[NFC][CodeGen][SelectionDAG] Tests for X % C == 0 codegen improvement.
|
2018-08-30 09:32:21 +00:00 |
vararg-tallcall.ll
|
[COFF, ARM64] Make sure to forward arguments from vararg to musttail vararg
|
2018-10-30 20:46:10 +00:00 |
vcvt-oversize.ll
|
[LegalizeVectorTypes][X86][ARM][AArch64][PowerPC] Don't use SplitVecOp_TruncateHelper for FP_TO_SINT/UINT.
|
2018-11-26 21:12:39 +00:00 |
vec-libcalls.ll
|
Extend hasStoreToStackSlot with list of FI accesses.
|
2018-09-03 09:15:58 +00:00 |
vecreduce-propagate-sd-flags.ll
|
…
|
|
vector-fcopysign.ll
|
…
|
|
vector_merge_dep_check.ll
|
…
|
|
win-alloca-no-stack-probe.ll
|
…
|
|
win-alloca.ll
|
…
|
|
win-tls.ll
|
…
|
|
win64_vararg.ll
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
win_cst_pool.ll
|
Revert "[COFF] Use comdat shared constants for MinGW as well"
|
2018-07-26 10:48:20 +00:00 |
windows-trap.ll
|
[AArch64] [Windows] Trap after noreturn calls.
|
2018-11-07 21:31:14 +00:00 |
wineh-frame0.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame1.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame2.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame3.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame4.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame5.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame6.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame7.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-frame8.mir
|
[ARM64] [Windows] Exception handling support in frame lowering
|
2018-10-31 09:27:01 +00:00 |
wineh-try-catch-nobase.ll
|
[ARM64] [Windows] Handle funclets
|
2018-11-09 23:33:30 +00:00 |
wineh-try-catch-realign.ll
|
[ARM64] [Windows] Handle funclets
|
2018-11-09 23:33:30 +00:00 |
wineh-try-catch-vla.ll
|
[ARM64] [Windows] Handle funclets
|
2018-11-09 23:33:30 +00:00 |
wineh-try-catch.ll
|
[ARM64] [Windows] Handle funclets
|
2018-11-09 23:33:30 +00:00 |
wineh1.mir
|
[AArch64] [Windows] SEH opcodes should be scheduling boundaries.
|
2018-10-30 19:24:51 +00:00 |
wineh2.mir
|
[AArch64] [Windows] SEH opcodes should be scheduling boundaries.
|
2018-10-30 19:24:51 +00:00 |
wineh3.mir
|
[AArch64] [Windows] SEH opcodes should be scheduling boundaries.
|
2018-10-30 19:24:51 +00:00 |
wineh4.mir
|
[AArch64] [Windows] SEH opcodes should be scheduling boundaries.
|
2018-10-30 19:24:51 +00:00 |
wineh5.mir
|
[AArch64] [Windows] SEH opcodes should be scheduling boundaries.
|
2018-10-30 19:24:51 +00:00 |
wineh6.mir
|
[AArch64] [Windows] SEH opcodes should be scheduling boundaries.
|
2018-10-30 19:24:51 +00:00 |
wineh7.mir
|
[AArch64] [Windows] SEH opcodes should be scheduling boundaries.
|
2018-10-30 19:24:51 +00:00 |
wineh_shrinkwrap.mir
|
[ARM64][Windows] MCLayer support for exception handling
|
2018-10-27 06:13:06 +00:00 |
xbfiz.ll
|
…
|
|
xor.ll
|
[DAGCombiner] form 'not' ops ahead of shifts (PR39657)
|
2018-11-22 19:24:10 +00:00 |
xray-attribute-instrumentation.ll
|
…
|
|
xray-tail-call-sled.ll
|
…
|
|
zero-reg.ll
|
…
|
|
zext-logic-shift-load.ll
|
…
|
|