llvm-project/llvm/lib/Target/RISCV
Alex Bradbury a47514ce3f [RISCV] MC layer support for the standard RV32M instruction set extension
llvm-svn: 317788
2017-11-09 14:46:30 +00:00
..
AsmParser [RISCV] RISCVAsmParser: early exit if RISCVOperand isn't immediate as expected 2017-10-19 16:22:51 +00:00
Disassembler [RISCV] Prepare for the use of variable-sized register classes 2017-10-19 14:29:03 +00:00
InstPrinter [RISCV] Add support for all RV32I instructions 2017-09-17 14:27:35 +00:00
MCTargetDesc [RISCV] Prepare for the use of variable-sized register classes 2017-10-19 14:29:03 +00:00
TargetInfo [RISCV] Add bare-bones RISC-V MCTargetDesc 2016-11-01 23:47:30 +00:00
CMakeLists.txt [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00
LLVMBuild.txt [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00
RISCV.h [RISCV] Codegen support for memory operations on global addresses 2017-11-08 13:24:21 +00:00
RISCV.td [RISCV] MC layer support for the standard RV32M instruction set extension 2017-11-09 14:46:30 +00:00
RISCVAsmPrinter.cpp [RISCV] Codegen support for memory operations on global addresses 2017-11-08 13:24:21 +00:00
RISCVCallingConv.td [RISCV] Codegen for conditional branches 2017-11-08 13:31:40 +00:00
RISCVFrameLowering.cpp [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00
RISCVFrameLowering.h [RISCV] Initial support for function calls 2017-11-08 13:41:21 +00:00
RISCVISelDAGToDAG.cpp [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00
RISCVISelLowering.cpp [RISCV] Initial support for function calls 2017-11-08 13:41:21 +00:00
RISCVISelLowering.h [RISCV] Initial support for function calls 2017-11-08 13:41:21 +00:00
RISCVInstrFormats.td [RISCV] Prepare for the use of variable-sized register classes 2017-10-19 14:29:03 +00:00
RISCVInstrInfo.cpp [RISCV] Initial support for function calls 2017-11-08 13:41:21 +00:00
RISCVInstrInfo.h [RISCV] Codegen for conditional branches 2017-11-08 13:31:40 +00:00
RISCVInstrInfo.td [RISCV] MC layer support for the standard RV32M instruction set extension 2017-11-09 14:46:30 +00:00
RISCVInstrInfoM.td [RISCV] MC layer support for the standard RV32M instruction set extension 2017-11-09 14:46:30 +00:00
RISCVMCInstLower.cpp [RISCV] Initial support for function calls 2017-11-08 13:41:21 +00:00
RISCVRegisterInfo.cpp [RISCV] Initial support for function calls 2017-11-08 13:41:21 +00:00
RISCVRegisterInfo.h [RISCV] Initial support for function calls 2017-11-08 13:41:21 +00:00
RISCVRegisterInfo.td [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00
RISCVSubtarget.cpp [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00
RISCVSubtarget.h [RISCV] MC layer support for the standard RV32M instruction set extension 2017-11-09 14:46:30 +00:00
RISCVTargetMachine.cpp [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00
RISCVTargetMachine.h [RISCV] Initial codegen support for ALU operations 2017-10-19 21:37:38 +00:00