llvm-project/llvm/lib/CodeGen
Jessica Paquette d5750770eb [NFC][MachineOutliner] Rewrite setSuffixIndices to be iterative
Having this function be recursive could use up way too much stack space.

Rewrite it as an iterative traversal in the tree instead to prevent this.

Fixes PR44344.
2019-12-20 16:12:37 -08:00
..
AsmPrinter [DWARF] Defer creating declaration DIEs until we prepare call site info 2019-12-20 15:26:31 -08:00
GlobalISel [gicombiner] Import tryCombineIndexedLoadStore() 2019-12-18 14:41:38 +00:00
MIRParser [cmake] Explicitly mark libraries defined in lib/ as "Component Libraries" 2019-11-21 10:48:08 -08:00
SelectionDAG [LegalizeDAG] Add return to the strict node handling in PromoteLegalINT_TO_FP to prevent an invalid strict fp node from being created by falling into non-strict code path. 2019-12-19 11:39:50 -08:00
AggressiveAntiDepBreaker.cpp AggressiveAntiDepBreaker - silence static analyzer null dereference warning. NFCI. 2019-09-24 13:57:51 +00:00
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp [Analysis] Attribute deref/deref_or_null should not prevent tail call optimization 2019-11-06 23:08:07 +01:00
AntiDepBreaker.h
AtomicExpandPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp Make more use of MachineInstr::mayLoadOrStore. 2019-12-19 11:51:52 +00:00
BranchFolding.h [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
BranchRelaxation.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
BreakFalseDeps.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
BuiltinGCs.cpp
CFGuardLongjmp.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
CFIInstrInserter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
CMakeLists.txt [Dsymutil][NFC] Move NonRelocatableStringpool into common CodeGen folder. 2019-12-06 10:02:27 +03:00
CalcSpillWeights.cpp Apply llvm-prefer-register-over-unsigned from clang-tidy to LLVM 2019-08-15 19:22:08 +00:00
CallingConvLower.cpp [Alignment][NFC] Remove unneeded llvm:: scoping on Align types 2019-09-27 12:54:21 +00:00
CodeGen.cpp [CodeGen] Move ARMCodegenPrepare to TypePromotion 2019-12-03 11:12:52 +00:00
CodeGenPrepare.cpp [CodegenPrepare] Guard against degenerate branches 2019-12-16 04:23:32 -05:00
CriticalAntiDepBreaker.cpp [CriticalAntiDepBreaker] Teach the regmask clobber check to check if any subregister is preserved before considering the super register clobbered 2019-11-27 11:20:58 -08:00
CriticalAntiDepBreaker.h
DFAPacketizer.cpp [DFAPacketizer] Allow up to 64 functional units 2019-11-05 15:41:42 +00:00
DeadMachineInstructionElim.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
DetectDeadLanes.cpp Apply llvm-prefer-register-over-unsigned from clang-tidy to LLVM 2019-08-15 19:22:08 +00:00
DwarfEHPrepare.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
EarlyIfConversion.cpp [PowerPC] [CodeGen] Use MachineBranchProbabilityInfo in EarlyIfPredicator to avoid the potential bug 2019-12-11 04:46:00 -05:00
EdgeBundles.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ExecutionDomainFix.cpp Prune a LegacyDivergenceAnalysis and MachineLoopInfo include each 2019-10-19 01:31:09 +00:00
ExpandMemCmp.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
ExpandPostRAPseudos.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ExpandReductions.cpp [ExpandReductions] Don't push all intrinsics to the worklist. Just push reductions. 2019-11-14 10:26:53 -08:00
FEntryInserter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
FaultMaps.cpp [FaultMaps] Make label formation a bit more explicit [NFC] 2019-12-19 12:38:44 -08:00
FinalizeISel.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
FuncletLayout.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCMetadata.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCMetadataPrinter.cpp
GCRootLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
GCStrategy.cpp
GlobalMerge.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
HardwareLoops.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
IfConversion.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
ImplicitNullChecks.cpp Make more use of MachineInstr::mayLoadOrStore. 2019-12-19 11:51:52 +00:00
IndirectBrExpandPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
InlineSpiller.cpp [MIBundles] Move analyzePhysReg out of MIBundleOperands iterator (NFC). 2019-12-02 20:47:08 +00:00
InterferenceCache.cpp
InterferenceCache.h
InterleavedAccessPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
InterleavedLoadCombinePass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
IntrinsicLowering.cpp
LLVMBuild.txt
LLVMTargetMachine.cpp [Mips] Use appropriate private label prefix based on Mips ABI 2019-10-23 12:24:35 +02:00
LatencyPriorityQueue.cpp
LazyMachineBlockFrequencyInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LexicalScopes.cpp Prune two MachineInstr.h includes, fix up deps 2019-10-19 00:22:07 +00:00
LiveDebugValues.cpp [LiveDebugValues] Omit entry values for DBG_VALUEs with pre-existing expressions 2019-12-13 10:49:46 +01:00
LiveDebugVariables.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveDebugVariables.h
LiveInterval.cpp [LiveInterval] Allow updating subranges with slightly out-dated IR 2019-11-13 11:17:56 -08:00
LiveIntervalUnion.cpp
LiveIntervals.cpp [MIBundle] Turn MachineOperandIteratorBase into a forward iterator. 2019-12-05 09:06:22 +00:00
LivePhysRegs.cpp [LiveRegUnits] Add phys_regs_and_masks iterator range (NFC). 2019-12-11 09:34:42 +00:00
LiveRangeCalc.cpp Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
LiveRangeEdit.cpp [DebugInfo][If-Converter] Update call site info during the optimization 2019-10-08 15:43:12 +00:00
LiveRangeShrink.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveRangeUtils.h
LiveRegMatrix.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LiveRegUnits.cpp [LiveRegUnits] Add phys_regs_and_masks iterator range (NFC). 2019-12-11 09:34:42 +00:00
LiveStacks.cpp Finish moving TargetRegisterInfo::isVirtualRegister() and friends to llvm::Register as started by r367614. NFC 2019-08-01 23:27:28 +00:00
LiveVariables.cpp Prune two MachineInstr.h includes, fix up deps 2019-10-19 00:22:07 +00:00
LocalStackSlotAllocation.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
LoopTraversal.cpp
LowLevelType.cpp
LowerEmuTLS.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MIRCanonicalizerPass.cpp [llvm] Fixing MIRVRegNamerUtils to properly handle 2+ MachineBasicBlocks. 2019-12-04 18:36:08 -05:00
MIRNamerPass.cpp [llvm] Fixing MIRVRegNamerUtils to properly handle 2+ MachineBasicBlocks. 2019-12-04 18:36:08 -05:00
MIRPrinter.cpp [MIR] Add MIR parsing for heap alloc site instruction markers 2019-11-05 12:57:45 -08:00
MIRPrintingPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MIRVRegNamerUtils.cpp [NFC][llvm][MIRVRegNamerUtils] Moving some switch cases and altering comments. 2019-12-16 18:50:26 -05:00
MIRVRegNamerUtils.h [NFC][llvm][MIRVRegNamerUtils] Moving methods around. Making some private. 2019-12-12 03:32:53 -05:00
MachineBasicBlock.cpp [MIBundles] Move analyzePhysReg out of MIBundleOperands iterator (NFC). 2019-12-02 20:47:08 +00:00
MachineBlockFrequencyInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineBlockPlacement.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
MachineBranchProbabilityInfo.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
MachineCSE.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineCombiner.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
MachineCopyPropagation.cpp Reland [MachineCopyPropagation] Extend MCP to do trivial copy backward propagation. 2019-12-05 14:32:11 +08:00
MachineDominanceFrontier.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineDominators.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineFrameInfo.cpp [AArch64] Fix issues with large arrays on stack 2019-12-10 11:44:41 +00:00
MachineFunction.cpp Work on cleaning up denormal mode handling 2019-11-19 22:01:14 +05:30
MachineFunctionPass.cpp [NewPM] Port MachineModuleInfo to the new pass manager. 2019-09-30 17:54:50 +00:00
MachineFunctionPrinterPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineInstr.cpp [CodeGen] Increase the size of a SmallVector 2019-11-15 11:32:11 +00:00
MachineInstrBundle.cpp [MIBundles] Move analyzePhysReg out of MIBundleOperands iterator (NFC). 2019-12-02 20:47:08 +00:00
MachineLICM.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineLoopInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineLoopUtils.cpp [ARM][LowOverheadLoops] Remove dead loop update instructions. 2019-12-11 10:20:19 +00:00
MachineModuleInfo.cpp [AIX] Lowering jump table, constant pool and block address in asm 2019-11-20 10:27:15 -05:00
MachineModuleInfoImpls.cpp
MachineOperand.cpp [Alignment][NFC] Finish transition for `Loads` 2019-10-21 15:10:26 +00:00
MachineOptimizationRemarkEmitter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineOutliner.cpp [NFC][MachineOutliner] Rewrite setSuffixIndices to be iterative 2019-12-20 16:12:37 -08:00
MachinePipeliner.cpp [Pipeliner] Fix an assertion caused by iterator invalidation. 2019-11-14 13:08:06 -06:00
MachinePostDominators.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineRegionInfo.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineRegisterInfo.cpp Finish moving TargetRegisterInfo::isVirtualRegister() and friends to llvm::Register as started by r367614. NFC 2019-08-01 23:27:28 +00:00
MachineSSAUpdater.cpp MachineSSAUpdater: insert IMPLICIT_DEF at top of basic block 2019-10-08 12:46:20 +00:00
MachineScheduler.cpp [AArch64] Enable clustering memory accesses to fixed stack objects 2019-12-18 09:46:11 +00:00
MachineSink.cpp PostRA Machine Sink should take care of COPY defining register that is a sub-register by another COPY source operand 2019-12-17 15:20:43 +03:00
MachineSizeOpts.cpp [PGO][PGSO] Add an optional query type parameter to shouldOptimizeForSize. 2019-12-02 13:54:13 -08:00
MachineTraceMetrics.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
MachineVerifier.cpp [MCRegInfo] Add forward sub and super register iterators. (NFC) 2019-12-05 09:29:26 +00:00
MacroFusion.cpp [NFC][MacroFusion] Adding the assertion if someone want to fuse more than 2 instructions 2019-12-10 03:10:21 +00:00
ModuloSchedule.cpp [ModuloSchedule] Fix data types in ModuloScheduleExpander::isLoopCarried 2019-12-09 07:37:00 -08:00
NonRelocatableStringpool.cpp [Dsymutil][NFC] Move NonRelocatableStringpool into common CodeGen folder. 2019-12-06 10:02:27 +03:00
OptimizePHIs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PHIElimination.cpp [Dominators][CodeGen] Fix MachineDominatorTree preservation in PHIElimination 2019-10-01 18:27:17 +00:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
ParallelCG.cpp Move CodeGenFileType enum to Support/CodeGen.h 2019-11-13 16:39:34 -08:00
PatchableFunction.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PeepholeOptimizer.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PostRAHazardRecognizer.cpp Replace wrongly deleted header banner, fix formatting 2019-11-14 10:21:42 -08:00
PostRASchedulerList.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PreISelIntrinsicLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ProcessImplicitDefs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PrologEpilogInserter.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
PseudoSourceValue.cpp [llvm] Migrate llvm::make_unique to std::make_unique 2019-08-15 15:54:37 +00:00
README.txt
ReachingDefAnalysis.cpp [ARM][MVE] Fixes for tail predication. 2019-12-20 09:34:18 +00:00
RegAllocBase.cpp Finish moving TargetRegisterInfo::isVirtualRegister() and friends to llvm::Register as started by r367614. NFC 2019-08-01 23:27:28 +00:00
RegAllocBase.h
RegAllocBasic.cpp
RegAllocFast.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
RegAllocGreedy.cpp [RAGreedy] Enable -consider-local-interval-cost for AArch64 2019-11-08 10:20:28 +00:00
RegAllocPBQP.cpp [llvm] Migrate llvm::make_unique to std::make_unique 2019-08-15 15:54:37 +00:00
RegUsageInfoCollector.cpp Reland [AArch64][DebugInfo] Do not recompute CalleeSavedStackSize (Take 2) 2019-10-29 16:13:07 +00:00
RegUsageInfoPropagate.cpp [IPRA] Don't rely on non-exact function definitions 2019-07-19 09:59:26 +00:00
RegisterClassInfo.cpp [ARM] Thumb2: favor R4-R7 over R12/LR in allocation order when opt for minsize 2019-07-03 09:58:52 +00:00
RegisterCoalescer.cpp [RegisterCoalescer] Fix the creation of subranges when rematerialization is used 2019-12-05 16:32:30 -08:00
RegisterCoalescer.h
RegisterPressure.cpp Apply llvm-prefer-register-over-unsigned from clang-tidy to LLVM 2019-08-15 19:22:08 +00:00
RegisterScavenging.cpp [MCRegInfo] Add forward sub and super register iterators. (NFC) 2019-12-05 09:29:26 +00:00
RegisterUsageInfo.cpp
RenameIndependentSubregs.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ResetMachineFunctionPass.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SafeStack.cpp Resubmit "[Alignment][NFC] Deprecate CreateMemCpy/CreateMemMove" 2019-12-17 10:07:46 +01:00
SafeStackColoring.cpp
SafeStackColoring.h
SafeStackLayout.cpp
SafeStackLayout.h
ScalarizeMaskedMemIntrin.cpp [NFC][TTI] Add Alignment for isLegalMasked[Gather/Scatter] 2019-12-18 09:14:39 +00:00
ScheduleDAG.cpp
ScheduleDAGInstrs.cpp Prune Analysis includes from SelectionDAG.h 2019-10-19 01:07:48 +00:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp
ShadowStackGCLowering.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ShrinkWrap.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SjLjEHPrepare.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SlotIndexes.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SpillPlacement.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SpillPlacement.h
Spiller.h
SplitKit.cpp Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
SplitKit.h Move LiveRangeCalc header to publicily available position. NFC 2019-10-17 03:12:51 +00:00
StackColoring.cpp Make more use of MachineInstr::mayLoadOrStore. 2019-12-19 11:51:52 +00:00
StackMapLivenessAnalysis.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
StackMaps.cpp [StackMaps] Be explicit about label formation [NFC] (try 2) 2019-12-19 14:05:30 -08:00
StackProtector.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
StackSlotColoring.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
SwiftErrorValueTracking.cpp Prune a LegacyDivergenceAnalysis and MachineLoopInfo include each 2019-10-19 01:31:09 +00:00
SwitchLoweringUtils.cpp [PGO][PGSO] TargetLowering/TargetTransformationInfo/SwitchLoweringUtils part. 2019-10-31 13:22:56 -07:00
TailDuplication.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
TailDuplicator.cpp [PGO][PGSO] Instrument the code gen / target passes. 2019-12-09 12:42:59 -08:00
TargetFrameLoweringImpl.cpp Reland [AArch64][DebugInfo] Do not recompute CalleeSavedStackSize (Take 2) 2019-10-29 16:13:07 +00:00
TargetInstrInfo.cpp [DebugInfo] Make describeLoadedValue() reg aware 2019-12-09 10:47:49 +01:00
TargetLoweringBase.cpp [Codegen][ARM] Add addressing modes from masked loads and stores 2019-11-26 16:21:01 +00:00
TargetLoweringObjectFileImpl.cpp Revert "Honor -fuse-init-array when os is not specified on x86" 2019-12-17 07:36:59 -08:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp TargetPassConfig: const char * -> const char [] 2019-11-26 11:25:00 -08:00
TargetRegisterInfo.cpp [TargetRegisterInfo] Remove SVT argument from getCommonSubClass. 2019-09-13 05:24:37 +00:00
TargetSchedule.cpp Apply llvm-prefer-register-over-unsigned from clang-tidy to LLVM 2019-08-15 19:22:08 +00:00
TargetSubtargetInfo.cpp [Scheduling][ARM] Consistently enable PostRA Machine scheduling 2019-11-05 10:44:55 +00:00
TwoAddressInstructionPass.cpp Apply llvm-prefer-register-over-unsigned from clang-tidy to LLVM 2019-08-15 19:22:08 +00:00
TypePromotion.cpp [IR] Split out target specific intrinsic enums into separate headers 2019-12-11 18:02:14 -08:00
UnreachableBlockElim.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00
ValueTypes.cpp [NFC] Use default case in EVT::getEVTString 2019-12-04 11:06:49 +00:00
VirtRegMap.cpp Eliminate implicit Register->unsigned conversions in VirtRegMap. NFC 2019-08-13 00:55:24 +00:00
WasmEHPrepare.cpp [IR] Split out target specific intrinsic enums into separate headers 2019-12-11 18:02:14 -08:00
WinEHPrepare.cpp Add missing includes needed to prune LLVMContext.h include, NFC 2019-11-14 15:23:15 -08:00
XRayInstrumentation.cpp Sink all InitializePasses.h includes 2019-11-13 16:34:37 -08:00

README.txt

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.