.. |
AArch64
|
[AArch64] Add support for Qualcomm's Falkor CPU.
|
2016-11-15 21:34:12 +00:00 |
AMDGPU
|
AMDGPU/SI: Fix pattern for i16 = sign_extend i1
|
2016-11-15 21:25:56 +00:00 |
ARM
|
[ARM] Add machine scheduler for Cortex-R52
|
2016-11-15 11:34:54 +00:00 |
AVR
|
[AVR] Add a selection of CodeGen tests
|
2016-11-09 23:46:52 +00:00 |
BPF
|
Revert "In visitSTORE, always use FindBetterChain, rather than only when UseAA is enabled."
|
2016-10-13 20:23:25 +00:00 |
Generic
|
Add -O0 support for @llvm.invariant.group.barrier by discarding it if it gets to ISel.
|
2016-11-07 16:47:20 +00:00 |
Hexagon
|
[Hexagon] Remove unsafe load instructions that affect Stack Slot Coloring
|
2016-11-14 17:11:00 +00:00 |
Inputs
|
…
|
|
Lanai
|
…
|
|
MIR
|
MIRParser: Add support for parsing vreg reg alloc hints
|
2016-11-15 00:03:14 +00:00 |
MSP430
|
Fix PR27500: on MSP430 the branch destination offset is measured in words, not bytes.
|
2016-11-08 17:19:59 +00:00 |
Mips
|
[mips] Renable small data section test.
|
2016-11-08 13:03:45 +00:00 |
NVPTX
|
[NVPTX] Remove NVPTXFavorNonGenericAddrSpaces pass.
|
2016-10-31 21:51:42 +00:00 |
PowerPC
|
vector load store with length (left justified) llvm portion
|
2016-11-15 17:54:19 +00:00 |
SPARC
|
ScheduleDAGInstrs: Add condjump deps to addSchedBarrierDeps()
|
2016-11-11 01:34:21 +00:00 |
SystemZ
|
[SystemZ] Support CL(G)T instructions
|
2016-11-11 12:48:26 +00:00 |
Thumb
|
Revert "[Thumb] Teach ISel how to lower compares of AND bitmasks efficiently"
|
2016-11-03 14:08:01 +00:00 |
Thumb2
|
Revert "[Thumb] Teach ISel how to lower compares of AND bitmasks efficiently"
|
2016-11-03 14:08:01 +00:00 |
WebAssembly
|
[WebAssembly] Convert stackified IMPLICIT_DEF into constant 0.
|
2016-11-08 19:40:38 +00:00 |
WinEH
|
…
|
|
X86
|
[x86] auto-generate better checks; NFC
|
2016-11-15 22:42:20 +00:00 |
XCore
|
Revert "In visitSTORE, always use FindBetterChain, rather than only when UseAA is enabled."
|
2016-10-13 20:23:25 +00:00 |