forked from OSchip/llvm-project
519 lines
15 KiB
C
519 lines
15 KiB
C
// REQUIRES: x86-registered-target
|
|
// RUN: %clang_cc1 %s -triple i386-apple-darwin10 -fasm-blocks -emit-llvm -o - | FileCheck %s
|
|
|
|
void t1() {
|
|
// CHECK: @t1
|
|
// CHECK: call void asm sideeffect inteldialect "", "~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: ret void
|
|
__asm {}
|
|
}
|
|
|
|
void t2() {
|
|
// CHECK: @t2
|
|
// CHECK: call void asm sideeffect inteldialect "nop\0A\09nop\0A\09nop", "~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: ret void
|
|
__asm nop
|
|
__asm nop
|
|
__asm nop
|
|
}
|
|
|
|
void t3() {
|
|
// CHECK: @t3
|
|
// CHECK: call void asm sideeffect inteldialect "nop\0A\09nop\0A\09nop", "~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: ret void
|
|
__asm nop __asm nop __asm nop
|
|
}
|
|
|
|
void t4(void) {
|
|
// CHECK: @t4
|
|
// CHECK: call void asm sideeffect inteldialect "mov ebx, eax\0A\09mov ecx, ebx", "~{ebx},~{ecx},~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: ret void
|
|
__asm mov ebx, eax
|
|
__asm mov ecx, ebx
|
|
}
|
|
|
|
void t5(void) {
|
|
// CHECK: @t5
|
|
// CHECK: call void asm sideeffect inteldialect "mov ebx, eax\0A\09mov ecx, ebx", "~{ebx},~{ecx},~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: ret void
|
|
__asm mov ebx, eax __asm mov ecx, ebx
|
|
}
|
|
|
|
void t6(void) {
|
|
__asm int 0x2c
|
|
// CHECK: t6
|
|
// CHECK: call void asm sideeffect inteldialect "int $$0x2c", "~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t7() {
|
|
__asm {
|
|
int 0x2c ; } asm comments are fun! }{
|
|
}
|
|
__asm {
|
|
{
|
|
int 0x2c ; } asm comments are fun! }{
|
|
}
|
|
}
|
|
__asm {}
|
|
// CHECK: t7
|
|
// CHECK: call void asm sideeffect inteldialect "int $$0x2c", "~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: call void asm sideeffect inteldialect "", "~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
int t8() {
|
|
__asm int 4 ; } comments for single-line asm
|
|
__asm {}
|
|
__asm int 4
|
|
return 10;
|
|
// CHECK: t8
|
|
// CHECK: call void asm sideeffect inteldialect "int $$4\0A\09int $$4", "~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: ret i32 10
|
|
}
|
|
|
|
void t9() {
|
|
__asm {
|
|
push ebx
|
|
{ mov ebx, 0x07 }
|
|
__asm { pop ebx }
|
|
}
|
|
// CHECK: t9
|
|
// CHECK: call void asm sideeffect inteldialect "push ebx\0A\09mov ebx, $$0x07\0A\09pop ebx", "~{ebx},~{esp},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
unsigned t10(void) {
|
|
unsigned i = 1, j;
|
|
__asm {
|
|
mov eax, i
|
|
mov j, eax
|
|
}
|
|
return j;
|
|
// CHECK: t10
|
|
// CHECK: [[I:%[a-zA-Z0-9]+]] = alloca i32, align 4
|
|
// CHECK: [[J:%[a-zA-Z0-9]+]] = alloca i32, align 4
|
|
// CHECK: store i32 1, i32* [[I]], align 4
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $1\0A\09mov dword ptr $0, eax", "=*m,*m,~{eax},~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}}, i32* %{{.*}})
|
|
// CHECK: [[RET:%[a-zA-Z0-9]+]] = load i32* [[J]], align 4
|
|
// CHECK: ret i32 [[RET]]
|
|
}
|
|
|
|
void t11(void) {
|
|
__asm mov eax, 1
|
|
// CHECK: t11
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, $$1", "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
unsigned t12(void) {
|
|
unsigned i = 1, j, l = 1, m;
|
|
__asm {
|
|
mov eax, i
|
|
mov j, eax
|
|
mov eax, l
|
|
mov m, eax
|
|
}
|
|
return j + m;
|
|
// CHECK: t12
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $2\0A\09mov dword ptr $0, eax\0A\09mov eax, dword ptr $3\0A\09mov dword ptr $1, eax", "=*m,=*m,*m,*m,~{eax},~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}}, i32* %{{.*}}, i32* %{{.*}}, i32* %{{.*}})
|
|
}
|
|
|
|
void t13() {
|
|
char i = 1;
|
|
short j = 2;
|
|
__asm movzx eax, i
|
|
__asm movzx eax, j
|
|
// CHECK: t13
|
|
// CHECK: call void asm sideeffect inteldialect "movzx eax, byte ptr $0\0A\09movzx eax, word ptr $1", "*m,*m,~{eax},~{dirflag},~{fpsr},~{flags}"(i8* %{{.*}}i, i16* %{{.*}}j)
|
|
}
|
|
|
|
void t14() {
|
|
unsigned i = 1, j = 2;
|
|
__asm {
|
|
.if 1
|
|
{ mov eax, i }
|
|
.else
|
|
mov ebx, j
|
|
.endif
|
|
}
|
|
// CHECK: t14
|
|
// CHECK: call void asm sideeffect inteldialect ".if 1\0A\09mov eax, dword ptr $0\0A\09.else\0A\09mov ebx, j\0A\09.endif", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}})
|
|
}
|
|
|
|
int gvar = 10;
|
|
void t15() {
|
|
// CHECK: t15
|
|
int lvar = 10;
|
|
__asm mov eax, lvar ; eax = 10
|
|
// CHECK: mov eax, dword ptr $0
|
|
__asm mov eax, offset lvar ; eax = address of lvar
|
|
// CHECK: mov eax, $1
|
|
__asm mov eax, offset gvar ; eax = address of gvar
|
|
// CHECK: mov eax, $2
|
|
// CHECK: "*m,r,r,~{eax},~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}}, i32* %{{.*}}, i32* @{{.*}})
|
|
}
|
|
|
|
void t16() {
|
|
int var = 10;
|
|
__asm mov [eax], offset var
|
|
// CHECK: t16
|
|
// CHECK: call void asm sideeffect inteldialect "mov [eax], $0", "r,~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}})
|
|
}
|
|
|
|
void t17() {
|
|
// CHECK: t17
|
|
__asm _emit 0x4A
|
|
// CHECK: .byte 0x4A
|
|
__asm _emit 0x43
|
|
// CHECK: .byte 0x43
|
|
__asm _emit 0x4B
|
|
// CHECK: .byte 0x4B
|
|
__asm _EMIT 0x4B
|
|
// CHECK: .byte 0x4B
|
|
// CHECK: "~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t20() {
|
|
// CHECK: t20
|
|
char bar;
|
|
int foo;
|
|
char _bar[2];
|
|
int _foo[4];
|
|
|
|
__asm mov eax, LENGTH foo
|
|
// CHECK: mov eax, $$1
|
|
__asm mov eax, LENGTH bar
|
|
// CHECK: mov eax, $$1
|
|
__asm mov eax, LENGTH _foo
|
|
// CHECK: mov eax, $$4
|
|
__asm mov eax, LENGTH _bar
|
|
// CHECK: mov eax, $$2
|
|
|
|
__asm mov eax, TYPE foo
|
|
// CHECK: mov eax, $$4
|
|
__asm mov eax, TYPE bar
|
|
// CHECK: mov eax, $$1
|
|
__asm mov eax, TYPE _foo
|
|
// CHECK: mov eax, $$4
|
|
__asm mov eax, TYPE _bar
|
|
// CHECK: mov eax, $$1
|
|
|
|
__asm mov eax, SIZE foo
|
|
// CHECK: mov eax, $$4
|
|
__asm mov eax, SIZE bar
|
|
// CHECK: mov eax, $$1
|
|
__asm mov eax, SIZE _foo
|
|
// CHECK: mov eax, $$16
|
|
__asm mov eax, SIZE _bar
|
|
// CHECK: mov eax, $$2
|
|
// CHECK: "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t21() {
|
|
__asm {
|
|
__asm push ebx
|
|
__asm mov ebx, 0x07
|
|
__asm pop ebx
|
|
}
|
|
// CHECK: t21
|
|
// CHECK: call void asm sideeffect inteldialect "push ebx\0A\09mov ebx, $$0x07\0A\09pop ebx", "~{ebx},~{esp},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
extern void t22_helper(int x);
|
|
void t22() {
|
|
int x = 0;
|
|
__asm {
|
|
__asm push ebx
|
|
__asm mov ebx, esp
|
|
}
|
|
t22_helper(x);
|
|
__asm {
|
|
__asm mov esp, ebx
|
|
__asm pop ebx
|
|
}
|
|
// CHECK: t22
|
|
// CHECK: call void asm sideeffect inteldialect "push ebx\0A\09mov ebx, esp", "~{ebx},~{esp},~{dirflag},~{fpsr},~{flags}"()
|
|
// CHECK: call void @t22_helper
|
|
// CHECK: call void asm sideeffect inteldialect "mov esp, ebx\0A\09pop ebx", "~{ebx},~{esp},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t23() {
|
|
__asm {
|
|
the_label:
|
|
}
|
|
// CHECK: t23
|
|
// CHECK: call void asm sideeffect inteldialect "the_label:", "~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t24_helper(void) {}
|
|
void t24() {
|
|
__asm call t24_helper
|
|
// CHECK: t24
|
|
// CHECK: call void asm sideeffect inteldialect "call dword ptr $0", "*m,~{dirflag},~{fpsr},~{flags}"(void ()* @t24_helper)
|
|
}
|
|
|
|
void t25() {
|
|
// CHECK: t25
|
|
__asm mov eax, 0ffffffffh
|
|
// CHECK: mov eax, $$4294967295
|
|
__asm mov eax, 0fh
|
|
// CHECK: mov eax, $$15
|
|
__asm mov eax, 0a2h
|
|
// CHECK: mov eax, $$162
|
|
__asm mov eax, 0xa2h
|
|
// CHECK: mov eax, $$0xa2h
|
|
__asm mov eax, 0xa2
|
|
// CHECK: mov eax, $$0xa2
|
|
// CHECK: "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t26() {
|
|
// CHECK: t26
|
|
__asm pushad
|
|
// CHECK: pushad
|
|
__asm mov eax, 0
|
|
// CHECK: mov eax, $$0
|
|
__asm __emit 0fh
|
|
// CHECK: .byte 0fh
|
|
__asm __emit 0a2h
|
|
// CHECK: .byte 0a2h
|
|
__asm __EMIT 0a2h
|
|
// CHECK: .byte 0a2h
|
|
__asm popad
|
|
// CHECK: popad
|
|
// CHECK: "~{eax},~{ebp},~{ebx},~{ecx},~{edi},~{edx},~{esi},~{esp},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t27() {
|
|
__asm mov eax, fs:[0h]
|
|
// CHECK: t27
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, fs:[$$0h]", "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t28() {
|
|
// CHECK: t28
|
|
__asm align 8
|
|
// CHECK: .align 3
|
|
__asm align 16;
|
|
// CHECK: .align 4
|
|
__asm align 128;
|
|
// CHECK: .align 7
|
|
__asm ALIGN 256;
|
|
// CHECK: .align 8
|
|
// CHECK: "~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t29() {
|
|
// CHECK: t29
|
|
int arr[2] = {0, 0};
|
|
int olen = 0, osize = 0, otype = 0;
|
|
__asm mov olen, LENGTH arr
|
|
// CHECK: mov dword ptr $0, $$2
|
|
__asm mov osize, SIZE arr
|
|
// CHECK: mov dword ptr $1, $$8
|
|
__asm mov otype, TYPE arr
|
|
// CHECK: mov dword ptr $2, $$4
|
|
// CHECK: "=*m,=*m,=*m,~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}}, i32* %{{.*}}, i32* %{{.*}})
|
|
}
|
|
|
|
int results[2] = {13, 37};
|
|
int *t30()
|
|
// CHECK: t30
|
|
{
|
|
int *res;
|
|
__asm lea edi, results
|
|
// CHECK: lea edi, dword ptr $1
|
|
__asm mov res, edi
|
|
// CHECK: mov dword ptr $0, edi
|
|
return res;
|
|
// CHECK: "=*m,*m,~{edi},~{dirflag},~{fpsr},~{flags}"(i32** %{{.*}}, [2 x i32]* @{{.*}})
|
|
}
|
|
|
|
void t31() {
|
|
// CHECK: t31
|
|
__asm pushad
|
|
// CHECK: pushad
|
|
__asm popad
|
|
// CHECK: popad
|
|
// CHECK: "~{eax},~{ebp},~{ebx},~{ecx},~{edi},~{edx},~{esi},~{esp},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t32() {
|
|
// CHECK: t32
|
|
int i;
|
|
__asm mov eax, i
|
|
// CHECK: mov eax, dword ptr $0
|
|
__asm mov eax, dword ptr i
|
|
// CHECK: mov eax, dword ptr $1
|
|
__asm mov ax, word ptr i
|
|
// CHECK: mov ax, word ptr $2
|
|
__asm mov al, byte ptr i
|
|
// CHECK: mov al, byte ptr $3
|
|
// CHECK: "*m,*m,*m,*m,~{al},~{ax},~{eax},~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}}, i32* %{{.*}}, i32* %{{.*}}, i32* %{{.*}})
|
|
}
|
|
|
|
void t33() {
|
|
// CHECK: t33
|
|
int i;
|
|
__asm mov eax, [i]
|
|
// CHECK: mov eax, dword ptr $0
|
|
__asm mov eax, dword ptr [i]
|
|
// CHECK: mov eax, dword ptr $1
|
|
__asm mov ax, word ptr [i]
|
|
// CHECK: mov ax, word ptr $2
|
|
__asm mov al, byte ptr [i]
|
|
// CHECK: mov al, byte ptr $3
|
|
// CHECK: "*m,*m,*m,*m,~{al},~{ax},~{eax},~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}}, i32* %{{.*}}, i32* %{{.*}}, i32* %{{.*}})
|
|
}
|
|
|
|
void t34() {
|
|
// CHECK: t34
|
|
__asm prefetchnta 64[eax]
|
|
// CHECK: prefetchnta $$64[eax]
|
|
__asm mov eax, dword ptr 4[eax]
|
|
// CHECK: mov eax, dword ptr $$4[eax]
|
|
// CHECK: "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t35() {
|
|
// CHECK: t35
|
|
__asm prefetchnta [eax + (200*64)]
|
|
// CHECK: prefetchnta [eax + ($$200*$$64)]
|
|
__asm mov eax, dword ptr [eax + (200*64)]
|
|
// CHECK: mov eax, dword ptr [eax + ($$200*$$64)]
|
|
// CHECK: "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t36() {
|
|
// CHECK: t36
|
|
int arr[4];
|
|
// Work around PR20368: These should be single line blocks
|
|
__asm { mov eax, 4[arr] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$4$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 4[arr + 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$8$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 8[arr + 4 + 32*2 - 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$72$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 12[4 + arr] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$16$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 4[4 + arr + 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$12$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 4[64 + arr + (2*32)] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$132$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 4[64 + arr - 2*32] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$4$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, [arr + 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$4$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, [arr + 4 + 32*2 - 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$64$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, [4 + arr] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$4$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, [4 + arr + 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$8$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, [64 + arr + (2*32)] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$128$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, [64 + arr - 2*32] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
}
|
|
|
|
void t37() {
|
|
// CHECK: t37
|
|
__asm mov eax, 4 + 8
|
|
// CHECK: mov eax, $$12
|
|
__asm mov eax, 4 + 8 * 16
|
|
// CHECK: mov eax, $$132
|
|
__asm mov eax, -4 + 8 * 16
|
|
// CHECK: mov eax, $$124
|
|
__asm mov eax, (4 + 4) * 16
|
|
// CHECK: mov eax, $$128
|
|
__asm mov eax, 4 + 8 * -16
|
|
// CHECK: mov eax, $$4294967172
|
|
__asm mov eax, 4 + 16 / -8
|
|
// CHECK: mov eax, $$2
|
|
__asm mov eax, (16 + 16) / -8
|
|
// CHECK: mov eax, $$4294967292
|
|
__asm mov eax, ~15
|
|
// CHECK: mov eax, $$4294967280
|
|
// CHECK: "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t38() {
|
|
// CHECK: t38
|
|
int arr[4];
|
|
// Work around PR20368: These should be single line blocks
|
|
__asm { mov eax, 4+4[arr] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$8$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, (4+4)[arr + 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$12$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 8*2[arr + 4 + 32*2 - 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$80$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 12+20[4 + arr] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$36$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 4*16+4[4 + arr + 4] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$76$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 4*4[64 + arr + (2*32)] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$144$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 4*(4-2)[64 + arr - 2*32] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$8$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
__asm { mov eax, 32*(4-2)[arr - 2*32] }
|
|
// CHECK: call void asm sideeffect inteldialect "mov eax, dword ptr $$0$0", "*m,~{eax},~{dirflag},~{fpsr},~{flags}"([4 x i32]* %{{.*}})
|
|
}
|
|
|
|
void cpuid() {
|
|
__asm cpuid
|
|
// CHECK-LABEL: define void @cpuid
|
|
// CHECK: call void asm sideeffect inteldialect "cpuid", "~{eax},~{ebx},~{ecx},~{edx},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
typedef struct {
|
|
int a;
|
|
int b;
|
|
} A;
|
|
|
|
void t39() {
|
|
// CHECK-LABEL: define void @t39
|
|
__asm mov eax, [eax].A.b
|
|
// CHECK: mov eax, [eax].4
|
|
__asm mov eax, [eax] A.b
|
|
// CHECK: mov eax, [eax] .4
|
|
__asm mov eax, fs:[0] A.b
|
|
// CHECK: mov eax, fs:[$$0] .4
|
|
// CHECK: "~{eax},~{dirflag},~{fpsr},~{flags}"()
|
|
}
|
|
|
|
void t40(float a) {
|
|
// CHECK-LABEL: define void @t40
|
|
int i;
|
|
__asm fld a
|
|
// CHECK: fld dword ptr $1
|
|
__asm fistp i
|
|
// CHECK: fistp dword ptr $0
|
|
// CHECK: "=*m,*m,~{dirflag},~{fpsr},~{flags}"(i32* %{{.*}}, float* %{{.*}})
|
|
}
|
|
|
|
void t41(unsigned short a) {
|
|
// CHECK-LABEL: define void @t41(i16 zeroext %a)
|
|
__asm mov cs, a;
|
|
// CHECK: mov cs, word ptr $0
|
|
__asm mov ds, a;
|
|
// CHECK: mov ds, word ptr $1
|
|
__asm mov es, a;
|
|
// CHECK: mov es, word ptr $2
|
|
__asm mov fs, a;
|
|
// CHECK: mov fs, word ptr $3
|
|
__asm mov gs, a;
|
|
// CHECK: mov gs, word ptr $4
|
|
__asm mov ss, a;
|
|
// CHECK: mov ss, word ptr $5
|
|
// CHECK: "*m,*m,*m,*m,*m,*m,~{dirflag},~{fpsr},~{flags}"(i16* {{.*}}, i16* {{.*}}, i16* {{.*}}, i16* {{.*}}, i16* {{.*}}, i16* {{.*}})
|
|
}
|
|
|
|
void call_clobber() {
|
|
__asm call t41
|
|
// CHECK-LABEL: define void @call_clobber
|
|
// CHECK: call void asm sideeffect inteldialect "call dword ptr $0", "*m,~{dirflag},~{fpsr},~{flags}"(void (i16)* @t41)
|
|
}
|
|
|
|
void xgetbv() {
|
|
__asm xgetbv
|
|
}
|
|
// CHECK-LABEL: define void @xgetbv()
|
|
// CHECK: call void asm sideeffect inteldialect "xgetbv", "~{eax},~{edx},~{dirflag},~{fpsr},~{flags}"()
|