forked from OSchip/llvm-project
128 lines
3.8 KiB
LLVM
128 lines
3.8 KiB
LLVM
; RUN: llc -mtriple=riscv64 -mattr=+experimental-v,+d -verify-machineinstrs \
|
|
; RUN: --riscv-no-aliases < %s | FileCheck %s
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmor.nxv1i1(
|
|
<vscale x 1 x i1>,
|
|
<vscale x 1 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmor_mm_nxv1i1(<vscale x 1 x i1> %0, <vscale x 1 x i1> %1, i64 %2) nounwind {
|
|
entry:
|
|
; CHECK-LABEL: intrinsic_vmor_mm_nxv1i1
|
|
; CHECK: vsetvli {{.*}}, {{a[0-9]+}}, e8,mf8,ta,mu
|
|
; CHECK: vmor.mm {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmor.nxv1i1(
|
|
<vscale x 1 x i1> %0,
|
|
<vscale x 1 x i1> %1,
|
|
i64 %2)
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmor.nxv2i1(
|
|
<vscale x 2 x i1>,
|
|
<vscale x 2 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmor_mm_nxv2i1(<vscale x 2 x i1> %0, <vscale x 2 x i1> %1, i64 %2) nounwind {
|
|
entry:
|
|
; CHECK-LABEL: intrinsic_vmor_mm_nxv2i1
|
|
; CHECK: vsetvli {{.*}}, {{a[0-9]+}}, e8,mf4,ta,mu
|
|
; CHECK: vmor.mm {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmor.nxv2i1(
|
|
<vscale x 2 x i1> %0,
|
|
<vscale x 2 x i1> %1,
|
|
i64 %2)
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmor.nxv4i1(
|
|
<vscale x 4 x i1>,
|
|
<vscale x 4 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmor_mm_nxv4i1(<vscale x 4 x i1> %0, <vscale x 4 x i1> %1, i64 %2) nounwind {
|
|
entry:
|
|
; CHECK-LABEL: intrinsic_vmor_mm_nxv4i1
|
|
; CHECK: vsetvli {{.*}}, {{a[0-9]+}}, e8,mf2,ta,mu
|
|
; CHECK: vmor.mm {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmor.nxv4i1(
|
|
<vscale x 4 x i1> %0,
|
|
<vscale x 4 x i1> %1,
|
|
i64 %2)
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmor.nxv8i1(
|
|
<vscale x 8 x i1>,
|
|
<vscale x 8 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmor_mm_nxv8i1(<vscale x 8 x i1> %0, <vscale x 8 x i1> %1, i64 %2) nounwind {
|
|
entry:
|
|
; CHECK-LABEL: intrinsic_vmor_mm_nxv8i1
|
|
; CHECK: vsetvli {{.*}}, {{a[0-9]+}}, e8,m1,ta,mu
|
|
; CHECK: vmor.mm {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmor.nxv8i1(
|
|
<vscale x 8 x i1> %0,
|
|
<vscale x 8 x i1> %1,
|
|
i64 %2)
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmor.nxv16i1(
|
|
<vscale x 16 x i1>,
|
|
<vscale x 16 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmor_mm_nxv16i1(<vscale x 16 x i1> %0, <vscale x 16 x i1> %1, i64 %2) nounwind {
|
|
entry:
|
|
; CHECK-LABEL: intrinsic_vmor_mm_nxv16i1
|
|
; CHECK: vsetvli {{.*}}, {{a[0-9]+}}, e8,m2,ta,mu
|
|
; CHECK: vmor.mm {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmor.nxv16i1(
|
|
<vscale x 16 x i1> %0,
|
|
<vscale x 16 x i1> %1,
|
|
i64 %2)
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmor.nxv32i1(
|
|
<vscale x 32 x i1>,
|
|
<vscale x 32 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmor_mm_nxv32i1(<vscale x 32 x i1> %0, <vscale x 32 x i1> %1, i64 %2) nounwind {
|
|
entry:
|
|
; CHECK-LABEL: intrinsic_vmor_mm_nxv32i1
|
|
; CHECK: vsetvli {{.*}}, {{a[0-9]+}}, e8,m4,ta,mu
|
|
; CHECK: vmor.mm {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmor.nxv32i1(
|
|
<vscale x 32 x i1> %0,
|
|
<vscale x 32 x i1> %1,
|
|
i64 %2)
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
}
|
|
|
|
declare <vscale x 64 x i1> @llvm.riscv.vmor.nxv64i1(
|
|
<vscale x 64 x i1>,
|
|
<vscale x 64 x i1>,
|
|
i64);
|
|
|
|
define <vscale x 64 x i1> @intrinsic_vmor_mm_nxv64i1(<vscale x 64 x i1> %0, <vscale x 64 x i1> %1, i64 %2) nounwind {
|
|
entry:
|
|
; CHECK-LABEL: intrinsic_vmor_mm_nxv64i1
|
|
; CHECK: vsetvli {{.*}}, {{a[0-9]+}}, e8,m8,ta,mu
|
|
; CHECK: vmor.mm {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
|
|
%a = call <vscale x 64 x i1> @llvm.riscv.vmor.nxv64i1(
|
|
<vscale x 64 x i1> %0,
|
|
<vscale x 64 x i1> %1,
|
|
i64 %2)
|
|
|
|
ret <vscale x 64 x i1> %a
|
|
}
|