llvm-project/llvm/lib/CodeGen
Nikita Popov ff040eca93 [FastISel] Reuse register for bitcast that does not change MVT
The current FastISel code reuses the register for a bitcast that
doesn't change the IR type, but uses a reg-to-reg copy if it
changes the IR type without changing the MVT. However, we can
simply reuse the register in that case as well.

In particular, this avoids unnecessary reg-to-reg copies for pointer
bitcasts. This was found while inspecting O0 codegen differences
between typed and opaque pointers.

Differential Revision: https://reviews.llvm.org/D119432
2022-02-14 09:13:17 +01:00
..
AsmPrinter Cleanup MCParser headers 2022-02-11 10:39:29 +01:00
GlobalISel [AMDGPU] Add a new intrinsic to control fp_trunc rounding mode 2022-02-11 12:08:23 -05:00
LiveDebugValues [DebugInfo][InstrRef] Don't fire assertions if debug-info is faulty 2022-02-10 11:25:08 +00:00
MIRParser [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
SelectionDAG [FastISel] Reuse register for bitcast that does not change MVT 2022-02-14 09:13:17 +01:00
AggressiveAntiDepBreaker.cpp [llvm] Remove redundant member initialization (NFC) 2022-01-07 17:45:09 -08:00
AggressiveAntiDepBreaker.h
AllocationOrder.cpp
AllocationOrder.h
Analysis.cpp [Analysis] Attribute noundef should not prevent tail call optimization 2022-01-31 15:13:52 +01:00
AtomicExpandPass.cpp [llvm] Use range-based for loops with instructions (NFC) 2021-11-14 19:40:48 -08:00
BasicBlockSections.cpp Explain the symbols of basic block clusters with an example in the header comments. 2021-07-30 12:08:04 -07:00
BasicTargetTransformInfo.cpp
BranchFolding.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-03 20:45:59 -08:00
BranchFolding.h [llvm] Remove unused forward declarations (NFC) 2022-01-07 20:00:34 -08:00
BranchRelaxation.cpp [llvm] Use range-based for loops (NFC) 2021-11-22 20:33:28 -08:00
BreakFalseDeps.cpp [llvm] Use llvm::reverse (NFC) 2021-11-06 19:31:18 -07:00
CFGuardLongjmp.cpp
CFIInstrInserter.cpp [CodeGen] Rename emitCalleeSavedFrameMoves 2022-01-10 01:33:04 +00:00
CMakeLists.txt Reland "[clang-cl] Support the /JMC flag" 2022-02-10 15:16:17 -08:00
CalcSpillWeights.cpp [NFC] Expose isRematerializable and copyHint from CalcSpillWeights 2022-01-04 08:11:49 -08:00
CallingConvLower.cpp
CodeGen.cpp Reland "[clang-cl] Support the /JMC flag" 2022-02-10 15:16:17 -08:00
CodeGenCommonISel.cpp Revert "StackProtector: ignore debug insts when splitting blocks." 2022-02-11 18:06:28 +00:00
CodeGenPassBuilder.cpp
CodeGenPrepare.cpp [CodeGenPrepare] Avoid out-of-bounds shift 2022-02-03 21:03:58 +01:00
CommandFlags.cpp Reland "[clang-cl] Support the /JMC flag" 2022-02-10 15:16:17 -08:00
CriticalAntiDepBreaker.cpp [llvm] Remove redundant member initialization (NFC) 2022-01-07 17:45:09 -08:00
CriticalAntiDepBreaker.h
DFAPacketizer.cpp [NFC][AA] Prepare to convert AliasResult to class with PartialAlias offset. 2021-04-09 12:54:22 +03:00
DeadMachineInstructionElim.cpp [GlobalISel] Allow DBG_VALUE to use undefined vregs before LiveDebugValues. 2021-12-05 15:55:59 -05:00
DetectDeadLanes.cpp [NFC] Reflow some debug messages. 2021-07-27 10:11:51 +01:00
DwarfEHPrepare.cpp Reland "[ARM] __cxa_end_cleanup should be called instead of _UnwindResume." 2021-10-28 21:45:09 +02:00
EHContGuardCatchret.cpp Add ehcont section support 2021-02-15 14:27:12 +08:00
EarlyIfConversion.cpp [CodeGen] Use default member initialization (NFC) 2022-01-30 12:32:51 -08:00
EdgeBundles.cpp [docs] Fix doxygen comments wrongly attached to the llvm namespace 2021-04-07 01:20:18 +02:00
ExecutionDomainFix.cpp ExecutionDomainFix.cpp - use const refs in for-range loops. NFCI. 2021-01-27 15:39:32 +00:00
ExpandMemCmp.cpp [CodeGen] Use default member initialization (NFC) 2022-01-30 12:32:51 -08:00
ExpandPostRAPseudos.cpp PostRAPseudos: Don't preserve kills on some implicit copy operands 2022-01-18 13:52:04 -05:00
ExpandReductions.cpp [ExpandReductions] fix FMF requirement for fmin/fmax 2021-02-04 13:32:08 -05:00
ExpandVectorPredication.cpp [VP] Add vector-predicated reduction intrinsics 2021-08-17 17:56:35 +01:00
FEntryInserter.cpp
FaultMaps.cpp [FaultsMaps][llvm-objdump] Move FaultMapParser to Object/. Remove CodeGen dependency from llvm-objdump 2021-01-27 10:39:59 -08:00
FinalizeISel.cpp
FixupStatepointCallerSaved.cpp [llvm][clang][NFC] updates inline licence info 2021-08-11 02:48:53 +00:00
FuncletLayout.cpp
GCMetadata.cpp [GC][NFC] Make getGCStrategy by name available in IR 2021-08-02 14:26:04 +07:00
GCMetadataPrinter.cpp
GCRootLowering.cpp [llvm] Use range-for loops (NFC) 2021-11-16 09:01:56 -08:00
GlobalMerge.cpp [llvm] Use range-based for loops (NFC) 2021-11-28 18:14:49 -08:00
HardwareLoops.cpp [HardwareLoops] Loop guard intrinsic to recognise zext 2021-09-16 08:33:16 +01:00
IfConversion.cpp [CodeGen] Use default member initialization (NFC) 2022-01-30 12:32:51 -08:00
ImplicitNullChecks.cpp [llvm] Use none_of instead of \!any_of (NFC) 2021-12-17 13:48:57 -08:00
IndirectBrExpandPass.cpp Use a deterministic order when updating the DominatorTree 2021-11-29 13:14:50 +01:00
InlineSpiller.cpp [llvm] Use range-based for loops (NFC) 2021-12-05 08:33:02 -08:00
InterferenceCache.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-03 20:45:59 -08:00
InterferenceCache.h [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
InterleavedAccessPass.cpp Mark CFG as preserved in TypePromotion and InterleaveAccess passes 2021-09-22 18:58:00 +01:00
InterleavedLoadCombinePass.cpp Simplify mask creation with llvm::seq. NFCI. 2022-02-05 23:35:41 +01:00
IntrinsicLowering.cpp [Analysis, CodeGen] Migrate from arg_operands to args (NFC) 2021-10-03 08:22:20 -07:00
JMCInstrumenter.cpp Reland "[clang-cl] Support the /JMC flag" 2022-02-10 15:16:17 -08:00
LLVMTargetMachine.cpp Cleanup LLVMMC headers 2022-02-09 11:09:17 +01:00
LatencyPriorityQueue.cpp [llvm] Use range-based for loops (NFC) 2021-11-28 18:14:49 -08:00
LazyMachineBlockFrequencyInfo.cpp
LexicalScopes.cpp [CSSPGO] Exclude pseudo probes from slot index 2021-04-19 17:55:35 -07:00
LiveDebugVariables.cpp Reduce dependencies on llvm/BinaryFormat/Dwarf.h 2022-02-04 11:44:03 +01:00
LiveDebugVariables.h [GlobalISel] Allow DBG_VALUE to use undefined vregs before LiveDebugValues. 2021-12-05 15:55:59 -05:00
LiveInterval.cpp [CodeGen] Tweak whitespace in LiveInterval printing 2021-11-11 15:19:32 +00:00
LiveIntervalCalc.cpp [llvm] Ensure newlines at the end of files (NFC) 2021-01-10 09:24:57 -08:00
LiveIntervalUnion.cpp [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
LiveIntervals.cpp [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
LivePhysRegs.cpp [llvm] Use llvm::reverse (NFC) 2021-11-06 19:31:18 -07:00
LiveRangeCalc.cpp [llvm] Use llvm::lower_bound and llvm::upper_bound (NFC) 2021-01-29 23:23:36 -08:00
LiveRangeEdit.cpp Check subrange liveness at rematerialization 2021-12-13 11:11:55 -08:00
LiveRangeShrink.cpp [CSSPGO] Exclude pseudo probes from slot index 2021-04-19 17:55:35 -07:00
LiveRangeUtils.h [NFC][llvm] Inclusive language: remove instance of master in LiveRangeUtils.h 2021-11-23 13:07:42 -06:00
LiveRegMatrix.cpp [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
LiveRegUnits.cpp [ARM][RegisterScavenging] Don't consider LR liveout if it is not reloaded 2021-01-28 09:22:55 +00:00
LiveStacks.cpp
LiveVariables.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-03 20:45:59 -08:00
LocalStackSlotAllocation.cpp [AArch64][SVE] Fix handling of stack protection with SVE 2021-12-14 11:30:48 +00:00
LoopTraversal.cpp [llvm] Use pop_back_val (NFC) 2021-09-19 13:44:23 -07:00
LowLevelType.cpp GlobalISel: Add helper function for getting EVT from LLT 2021-08-13 21:10:13 -04:00
LowerEmuTLS.cpp
MBFIWrapper.cpp [ADT] Move DenseMapInfo for ArrayRef/StringRef into respective headers (NFC) 2021-06-03 18:34:36 +02:00
MIRCanonicalizerPass.cpp [CodeGen, Target] Use MachineRegisterInfo::use_operands (NFC) 2021-11-11 22:28:55 -08:00
MIRFSDiscriminator.cpp [SampleFDO] Place the discriminator flag variable into the used list. 2021-06-15 21:51:04 -07:00
MIRNamerPass.cpp
MIRPrinter.cpp [GlobalISel] Allow DBG_VALUE to use undefined vregs before LiveDebugValues. 2021-12-05 15:55:59 -05:00
MIRPrintingPass.cpp
MIRSampleProfile.cpp [SampleFDO] Recompute BFI if the sample loader changes BPI 2021-11-23 13:24:31 -08:00
MIRVRegNamerUtils.cpp Rename MachineMemOperand::getOrdering -> getSuccessOrdering. 2021-06-21 16:49:27 -07:00
MIRVRegNamerUtils.h
MIRYamlMapping.cpp [AMDGPU] Serialize MFInfo::ScavengeFI 2021-05-07 11:15:25 +02:00
MLRegallocEvictAdvisor.cpp [nfc][mlgo][regalloc] Stop warnings about unused function 2022-02-08 08:35:33 -08:00
MachineBasicBlock.cpp [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
MachineBlockFrequencyInfo.cpp CodeGen: Fix null dereference before null check 2021-05-11 09:07:32 -04:00
MachineBlockPlacement.cpp [CSSPGO] Turn on ext-tsp by default for CSSPGO. 2022-02-04 19:46:44 -08:00
MachineBranchProbabilityInfo.cpp [Analaysis, CodeGen] Remove getHotSucc (NFC) 2021-07-17 07:31:36 -07:00
MachineCSE.cpp [MachineCSE] Use make_early_inc_range (NFC) 2021-10-30 19:00:23 -07:00
MachineCheckDebugify.cpp
MachineCombiner.cpp [NFC] Rename MachineFunction::deleteMachineInstr (coding style) 2021-12-08 20:36:13 -08:00
MachineCopyPropagation.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-04 08:48:05 -08:00
MachineCycleAnalysis.cpp Reapply CycleInfo: Introduce cycles as a generalization of loops 2021-12-10 14:36:43 +05:30
MachineDebugify.cpp
MachineDominanceFrontier.cpp [llvm] Remove redundant member initialization (NFC) 2022-01-07 17:45:09 -08:00
MachineDominators.cpp MachineDominators: Define MachineDomTree type alias 2021-10-28 22:30:35 +05:30
MachineFrameInfo.cpp [NFC][CodeGen] Tidy up TargetRegisterInfo stack realignment functions 2021-03-30 17:31:39 +01:00
MachineFunction.cpp [DebugInfo] Move flag for instr-ref to LLVM option, from TargetOptions 2022-01-12 13:28:01 +00:00
MachineFunctionPass.cpp
MachineFunctionPrinterPass.cpp
MachineFunctionSplitter.cpp [NFC] Use hasSection instead of getSection().empty() 2021-04-23 10:00:38 -07:00
MachineInstr.cpp [NFC][MachineInstr] Rename some vars to conform to coding style 2021-12-06 17:19:11 -08:00
MachineInstrBundle.cpp [MachineInstr] Don't include debug uses in bundle header (PR52817) 2022-01-17 10:43:21 +01:00
MachineLICM.cpp [MachineLICM] Add shouldHoist method to TargetInstrInfo 2022-02-08 15:53:05 +09:00
MachineLoopInfo.cpp [AMDGPU] MachineLICM cannot hoist VALU 2021-10-20 11:47:24 -07:00
MachineLoopUtils.cpp [CodeGen] Remove unused function isRegLiveInExitBlocks (NFC) 2021-01-12 21:43:48 -08:00
MachineModuleInfo.cpp [lld] Add module name to LTO inline asm diagnostic 2022-01-28 11:32:42 -08:00
MachineModuleInfoImpls.cpp [WebAssembly] Added initial type checker to MC Assembler 2021-07-09 14:07:25 -07:00
MachineModuleSlotTracker.cpp [CodeGen] Use default member initialization (NFC) 2022-01-30 12:32:51 -08:00
MachineOperand.cpp [SDAG] Allow Unknown sizes when refining MMO alignments. NFC 2021-11-25 10:19:29 +00:00
MachineOptimizationRemarkEmitter.cpp [llvm] Remove redundant member initialization (NFC) 2022-01-07 17:45:09 -08:00
MachineOutliner.cpp [ARM] Implement BTI placement pass for PACBTI-M 2021-12-01 12:54:05 +00:00
MachinePassManager.cpp [NewPM] Hide pass manager debug logging behind -debug-pass-manager-verbose 2021-05-07 21:51:47 -07:00
MachinePipeliner.cpp [llvm] Use llvm::reverse (NFC) 2021-12-12 16:13:49 -08:00
MachinePostDominators.cpp
MachineRegionInfo.cpp Revert "[NFC] Remove LinkAll*.h" 2021-11-02 09:08:09 -07:00
MachineRegisterInfo.cpp [X86] Implement -fzero-call-used-regs option 2022-02-08 17:42:54 -08:00
MachineSSAContext.cpp Reapply CycleInfo: Introduce cycles as a generalization of loops 2021-12-10 14:36:43 +05:30
MachineSSAUpdater.cpp [DebugInfo] Attempt to preserve more information during tail duplication 2021-12-03 15:30:05 +00:00
MachineScheduler.cpp [AMDGPU] Fix debug values in scheduler not placed correctly when reverting 2022-02-07 11:01:13 -08:00
MachineSink.cpp [MachineSink] Inline getRegUnits 2022-02-12 17:46:12 +01:00
MachineSizeOpts.cpp [NFC] Use Optional<ProfileCount> to model invalid counts 2021-11-14 19:03:30 -08:00
MachineStableHash.cpp Rename MachineMemOperand::getOrdering -> getSuccessOrdering. 2021-06-21 16:49:27 -07:00
MachineStripDebug.cpp [llvm] Use make_early_inc_range (NFC) 2021-11-15 21:28:46 -08:00
MachineTraceMetrics.cpp [llvm] Use llvm::reverse (NFC) 2021-12-12 16:13:49 -08:00
MachineVerifier.cpp [MVerifier] Don't check liveness of any debug instruction operands 2022-01-28 15:04:54 +00:00
MacroFusion.cpp [MacroFusion] Expose useful static methods. NFC. 2021-10-05 11:51:48 -04:00
ModuloSchedule.cpp [llvm] Use true/false instead of 1/0 (NFC) 2022-01-07 00:39:14 -08:00
MultiHazardRecognizer.cpp
NonRelocatableStringpool.cpp Move STLFunctionalExtras out of STLExtras 2022-01-24 14:13:21 +01:00
OptimizePHIs.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-17 23:58:46 -08:00
PHIElimination.cpp [NFC] Rename MachineFunction::deleteMachineInstr (coding style) 2021-12-08 20:36:13 -08:00
PHIEliminationUtils.cpp
PHIEliminationUtils.h
ParallelCG.cpp [LTO] Update splitCodeGen to take a reference to the module. (NFC) 2021-01-29 11:53:11 +00:00
PatchableFunction.cpp
PeepholeOptimizer.cpp [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
PostRAHazardRecognizer.cpp
PostRASchedulerList.cpp [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
PreISelIntrinsicLowering.cpp [ObjCARC] Use "UnsafeClaimRV" to refer to unsafeClaim in enums. NFC. 2022-01-24 19:37:01 -08:00
ProcessImplicitDefs.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-17 23:58:46 -08:00
PrologEpilogInserter.cpp [X86] Implement -fzero-call-used-regs option 2022-02-08 17:42:54 -08:00
PseudoProbeInserter.cpp [CSSPGO] Set PseudoProbeInserter as a default pass. 2021-09-22 09:09:48 -07:00
PseudoSourceValue.cpp [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
RDFGraph.cpp [llvm] Use llvm::reverse (NFC) 2021-12-12 16:13:49 -08:00
RDFLiveness.cpp [clang/llvm] Inclusive language: replace segregate with separate 2021-10-22 09:59:35 -04:00
RDFRegisters.cpp
README.txt
ReachingDefAnalysis.cpp [llvm] Use pop_back_val (NFC) 2021-09-19 13:44:23 -07:00
RegAllocBase.cpp [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
RegAllocBase.h [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
RegAllocBasic.cpp [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
RegAllocEvictionAdvisor.cpp [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
RegAllocEvictionAdvisor.h [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
RegAllocFast.cpp [llvm] Use range-based for loops (NFC) 2021-11-28 10:04:54 -08:00
RegAllocGreedy.cpp [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
RegAllocGreedy.h [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
RegAllocPBQP.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-04 08:48:05 -08:00
RegAllocScore.cpp [mlgo][regalloc] Add score calculation for training 2021-12-07 09:00:27 -08:00
RegAllocScore.h [mlgo][regalloc] Add score calculation for training 2021-12-07 09:00:27 -08:00
RegUsageInfoCollector.cpp
RegUsageInfoPropagate.cpp RegUsageInfoPropagate.cpp - remove unused <string> and <map> includes. NFCI. 2021-06-13 15:19:24 +01:00
RegisterClassInfo.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-04 08:48:05 -08:00
RegisterCoalescer.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-06 08:49:10 -08:00
RegisterCoalescer.h
RegisterPressure.cpp [DebugInfo][InstrRef][4/4] Support DBG_INSTR_REF through all backend passes 2021-07-08 16:42:24 +01:00
RegisterScavenging.cpp RegScavenger: Remove used regs from scavenge candidates 2022-01-12 18:56:52 -05:00
RegisterUsageInfo.cpp
RemoveRedundantDebugValues.cpp [CodeGen] Use range-based for loops (NFC) 2021-12-06 08:49:10 -08:00
RenameIndependentSubregs.cpp
ReplaceWithVeclib.cpp [llvm] Migrate from arg_operands to args (NFC) 2021-09-30 08:51:21 -07:00
ResetMachineFunctionPass.cpp
SafeStack.cpp [SafeStack] Use Align instead of uint64_t 2021-12-15 14:40:56 -08:00
SafeStackLayout.cpp [SafeStack] Use Align instead of uint64_t 2021-12-15 14:40:56 -08:00
SafeStackLayout.h [SafeStack] Use Align instead of uint64_t 2021-12-15 14:40:56 -08:00
ScheduleDAG.cpp [llvm] Use llvm::reverse (NFC) 2021-12-12 16:13:49 -08:00
ScheduleDAGInstrs.cpp [llvm] Use range-based for loops (NFC) 2021-11-25 08:55:16 -08:00
ScheduleDAGPrinter.cpp
ScoreboardHazardRecognizer.cpp [llvm] Remove redundant member initialization (NFC) 2022-01-07 17:45:09 -08:00
ShadowStackGCLowering.cpp [llvm] Use range-based for loops (NFC) 2021-12-07 09:17:03 -08:00
ShrinkWrap.cpp [ShrinkWrap] check for PPC's non-callee-saved LR 2022-01-11 10:01:34 -08:00
SjLjEHPrepare.cpp [SjLj] Insert UnregisterFn before musttail call 2021-06-23 15:33:55 -07:00
SlotIndexes.cpp [CodeGen] Use default member initialization (NFC) 2022-01-30 12:32:51 -08:00
SpillPlacement.cpp [CodeGen] Use range-based for loops (NFC) 2021-02-18 22:46:43 -08:00
SpillPlacement.h [regalloc] Add a couple of dump routines for ease of debugging [NFC] 2021-02-18 08:50:00 -08:00
SplitKit.cpp Simplify mask creation with llvm::seq. NFCI. 2022-02-05 23:35:41 +01:00
SplitKit.h [nfc][regalloc] const LiveIntervals within the allocator 2022-02-03 12:35:36 -08:00
StackColoring.cpp [StackColoring] Fix a debug invariance problem 2021-09-14 19:21:56 +02:00
StackMapLivenessAnalysis.cpp [llvm] Use llvm::reverse (NFC) 2021-12-12 16:13:49 -08:00
StackMaps.cpp [NFC][CodeGen] Tidy up TargetRegisterInfo stack realignment functions 2021-03-30 17:31:39 +01:00
StackProtector.cpp [AArch64][SVE] Fix handling of stack protection with SVE 2021-12-14 11:30:48 +00:00
StackSlotColoring.cpp [llvm] Use range-based for loops (NFC) 2021-12-07 09:17:03 -08:00
SwiftErrorValueTracking.cpp [CodeGen, DebugInfo] Use llvm::find_if (NFC) 2021-01-10 09:24:53 -08:00
SwitchLoweringUtils.cpp [APInt] Normalize naming on keep constructors / predicate methods. 2021-09-09 09:50:24 -07:00
TailDuplication.cpp
TailDuplicator.cpp [llvm] Use range-based for loops (NFC) 2021-12-07 09:17:03 -08:00
TargetFrameLoweringImpl.cpp PrologEpilogInserter: Use explicit control for scavenge slot placement 2021-11-23 18:01:12 -05:00
TargetInstrInfo.cpp [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
TargetLoweringBase.cpp [ISel] Port AArch64 HADD and RHADD to ISel 2022-02-11 18:28:56 +00:00
TargetLoweringObjectFileImpl.cpp [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
TargetOptionsImpl.cpp
TargetPassConfig.cpp [SampleFDO] Enable FSAFDO loading passes if --enable-fs-discriminator is enabled 2022-02-05 22:37:09 -08:00
TargetRegisterInfo.cpp Reduce dependencies on llvm/BinaryFormat/Dwarf.h 2022-02-04 11:44:03 +01:00
TargetSchedule.cpp
TargetSubtargetInfo.cpp
TwoAddressInstructionPass.cpp [TwoAddressInstructionPass] Create register mapping for registers with multiple uses in the current MBB 2021-11-29 19:01:59 -08:00
TypePromotion.cpp [TypePromotion] Avoid some unnecessary truncs 2022-02-02 10:05:15 +00:00
UnreachableBlockElim.cpp [llvm] Use range-based for loops (NFC) 2021-12-08 20:35:39 -08:00
VLIWMachineScheduler.cpp [llvm] Use true/false instead of 1/0 (NFC) 2022-01-07 00:39:14 -08:00
ValueTypes.cpp [WebAssembly] Implement table instruction intrinsics 2021-12-07 13:25:59 +01:00
VirtRegMap.cpp [CodeGen] Use MachineInstr::operands (NFC) 2021-11-11 07:10:30 -08:00
WasmEHPrepare.cpp [WebAssembly] Extract longjmp handling in EmSjLj to a function (NFC) 2021-08-25 15:45:38 -07:00
WinEHPrepare.cpp [CodeGen] Use = default (NFC) 2022-02-06 10:54:44 -08:00
XRayInstrumentation.cpp Reapply [xray] add support for hexagon 2021-12-10 05:32:28 -08:00

README.txt

//===---------------------------------------------------------------------===//

Common register allocation / spilling problem:

        mul lr, r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        ldr r4, [sp, #+52]
        mla r4, r3, lr, r4

can be:

        mul lr, r4, lr
        mov r4, lr
        str lr, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

and then "merge" mul and mov:

        mul r4, r4, lr
        str r4, [sp, #+52]
        ldr lr, [r1, #+32]
        sxth r3, r3
        mla r4, r3, lr, r4

It also increase the likelihood the store may become dead.

//===---------------------------------------------------------------------===//

bb27 ...
        ...
        %reg1037 = ADDri %reg1039, 1
        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
    Successors according to CFG: 0x8b03bf0 (#5)

bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>

Note ADDri is not a two-address instruction. However, its result %reg1037 is an
operand of the PHI node in bb76 and its operand %reg1039 is the result of the
PHI node. We should treat it as a two-address code and make sure the ADDri is
scheduled after any node that reads %reg1039.

//===---------------------------------------------------------------------===//

Use local info (i.e. register scavenger) to assign it a free register to allow
reuse:
        ldr r3, [sp, #+4]
        add r3, r3, #3
        ldr r2, [sp, #+8]
        add r2, r2, #2
        ldr r1, [sp, #+4]  <==
        add r1, r1, #1
        ldr r0, [sp, #+4]
        add r0, r0, #2

//===---------------------------------------------------------------------===//

LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
effects:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
load [i + R1]
...
load [i + R2]
...
load [i + R3]

Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
to implement proper re-materialization to handle this:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
R1 = X + 4  @ re-materialized
load [i + R1]
...
R2 = X + 7 @ re-materialized
load [i + R2]
...
R3 = X + 15 @ re-materialized
load [i + R3]

Furthermore, with re-association, we can enable sharing:

R1 = X + 4
R2 = X + 7
R3 = X + 15

loop:
T = i + X
load [T + 4]
...
load [T + 7]
...
load [T + 15]
//===---------------------------------------------------------------------===//

It's not always a good idea to choose rematerialization over spilling. If all
the load / store instructions would be folded then spilling is cheaper because
it won't require new live intervals / registers. See 2003-05-31-LongShifts for
an example.

//===---------------------------------------------------------------------===//

With a copying garbage collector, derived pointers must not be retained across
collector safe points; the collector could move the objects and invalidate the
derived pointer. This is bad enough in the first place, but safe points can
crop up unpredictably. Consider:

        %array = load { i32, [0 x %obj] }** %array_addr
        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
        %old = load %obj** %nth_el
        %z = div i64 %x, %y
        store %obj* %new, %obj** %nth_el

If the i64 division is lowered to a libcall, then a safe point will (must)
appear for the call site. If a collection occurs, %array and %nth_el no longer
point into the correct object.

The fix for this is to copy address calculations so that dependent pointers
are never live across safe point boundaries. But the loads cannot be copied
like this if there was an intervening store, so may be hard to get right.

Only a concurrent mutator can trigger a collection at the libcall safe point.
So single-threaded programs do not have this requirement, even with a copying
collector. Still, LLVM optimizations would probably undo a front-end's careful
work.

//===---------------------------------------------------------------------===//

The ocaml frametable structure supports liveness information. It would be good
to support it.

//===---------------------------------------------------------------------===//

The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
revisited. The check is there to work around a misuse of directives in inline
assembly.

//===---------------------------------------------------------------------===//

It would be good to detect collector/target compatibility instead of silently
doing the wrong thing.

//===---------------------------------------------------------------------===//

It would be really nice to be able to write patterns in .td files for copies,
which would eliminate a bunch of explicit predicates on them (e.g. no side
effects).  Once this is in place, it would be even better to have tblgen
synthesize the various copy insertion/inspection methods in TargetInstrInfo.

//===---------------------------------------------------------------------===//

Stack coloring improvements:

1. Do proper LiveStacks analysis on all stack objects including those which are
   not spill slots.
2. Reorder objects to fill in gaps between objects.
   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4

//===---------------------------------------------------------------------===//

The scheduler should be able to sort nearby instructions by their address. For
example, in an expanded memset sequence it's not uncommon to see code like this:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

Each of the stores is independent, and the scheduler is currently making an
arbitrary decision about the order.

//===---------------------------------------------------------------------===//

Another opportunitiy in this code is that the $0 could be moved to a register:

  movl $0, 4(%rdi)
  movl $0, 8(%rdi)
  movl $0, 12(%rdi)
  movl $0, 0(%rdi)

This would save substantial code size, especially for longer sequences like
this. It would be easy to have a rule telling isel to avoid matching MOV32mi
if the immediate has more than some fixed number of uses. It's more involved
to teach the register allocator how to do late folding to recover from
excessive register pressure.