forked from OSchip/llvm-project
2167 lines
94 KiB
C
2167 lines
94 KiB
C
// NOTE: Assertions have been autogenerated by utils/update_cc_test_checks.py
|
|
// REQUIRES: riscv-registered-target
|
|
// RUN: %clang_cc1 -triple riscv64 -target-feature +f -target-feature +d -target-feature +experimental-v \
|
|
// RUN: -disable-O0-optnone -emit-llvm %s -o - | opt -S -mem2reg | FileCheck --check-prefix=CHECK-RV64 %s
|
|
|
|
#include <riscv_vector.h>
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf8_i8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.insert.nxv2i8.nxv1i8(<vscale x 2 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vint8mf4_t test_vlmul_ext_v_i8mf8_i8mf4(vint8mf8_t op1) {
|
|
return vlmul_ext_i8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf8_i8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.insert.nxv4i8.nxv1i8(<vscale x 4 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vint8mf2_t test_vlmul_ext_v_i8mf8_i8mf2(vint8mf8_t op1) {
|
|
return vlmul_ext_i8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf8_i8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.insert.nxv8i8.nxv1i8(<vscale x 8 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vint8m1_t test_vlmul_ext_v_i8mf8_i8m1(vint8mf8_t op1) {
|
|
return vlmul_ext_i8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf8_i8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv1i8(<vscale x 16 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vint8m2_t test_vlmul_ext_v_i8mf8_i8m2(vint8mf8_t op1) {
|
|
return vlmul_ext_i8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf8_i8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv1i8(<vscale x 32 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vint8m4_t test_vlmul_ext_v_i8mf8_i8m4(vint8mf8_t op1) {
|
|
return vlmul_ext_i8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf8_i8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv1i8(<vscale x 64 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vint8m8_t test_vlmul_ext_v_i8mf8_i8m8(vint8mf8_t op1) {
|
|
return vlmul_ext_i8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf4_i8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.insert.nxv4i8.nxv2i8(<vscale x 4 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vint8mf2_t test_vlmul_ext_v_i8mf4_i8mf2(vint8mf4_t op1) {
|
|
return vlmul_ext_i8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf4_i8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.insert.nxv8i8.nxv2i8(<vscale x 8 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vint8m1_t test_vlmul_ext_v_i8mf4_i8m1(vint8mf4_t op1) {
|
|
return vlmul_ext_i8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf4_i8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv2i8(<vscale x 16 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vint8m2_t test_vlmul_ext_v_i8mf4_i8m2(vint8mf4_t op1) {
|
|
return vlmul_ext_i8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf4_i8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv2i8(<vscale x 32 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vint8m4_t test_vlmul_ext_v_i8mf4_i8m4(vint8mf4_t op1) {
|
|
return vlmul_ext_i8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf4_i8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv2i8(<vscale x 64 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vint8m8_t test_vlmul_ext_v_i8mf4_i8m8(vint8mf4_t op1) {
|
|
return vlmul_ext_i8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf2_i8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.insert.nxv8i8.nxv4i8(<vscale x 8 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vint8m1_t test_vlmul_ext_v_i8mf2_i8m1(vint8mf2_t op1) {
|
|
return vlmul_ext_i8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf2_i8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv4i8(<vscale x 16 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vint8m2_t test_vlmul_ext_v_i8mf2_i8m2(vint8mf2_t op1) {
|
|
return vlmul_ext_i8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf2_i8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv4i8(<vscale x 32 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vint8m4_t test_vlmul_ext_v_i8mf2_i8m4(vint8mf2_t op1) {
|
|
return vlmul_ext_i8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8mf2_i8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv4i8(<vscale x 64 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vint8m8_t test_vlmul_ext_v_i8mf2_i8m8(vint8mf2_t op1) {
|
|
return vlmul_ext_i8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8m1_i8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv8i8(<vscale x 16 x i8> undef, <vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vint8m2_t test_vlmul_ext_v_i8m1_i8m2(vint8m1_t op1) {
|
|
return vlmul_ext_i8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8m1_i8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv8i8(<vscale x 32 x i8> undef, <vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vint8m4_t test_vlmul_ext_v_i8m1_i8m4(vint8m1_t op1) {
|
|
return vlmul_ext_i8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8m1_i8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv8i8(<vscale x 64 x i8> undef, <vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vint8m8_t test_vlmul_ext_v_i8m1_i8m8(vint8m1_t op1) {
|
|
return vlmul_ext_i8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8m2_i8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv16i8(<vscale x 32 x i8> undef, <vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vint8m4_t test_vlmul_ext_v_i8m2_i8m4(vint8m2_t op1) {
|
|
return vlmul_ext_i8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8m2_i8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv16i8(<vscale x 64 x i8> undef, <vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vint8m8_t test_vlmul_ext_v_i8m2_i8m8(vint8m2_t op1) {
|
|
return vlmul_ext_i8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i8m4_i8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv32i8(<vscale x 64 x i8> undef, <vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vint8m8_t test_vlmul_ext_v_i8m4_i8m8(vint8m4_t op1) {
|
|
return vlmul_ext_i8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf4_i16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.insert.nxv2i16.nxv1i16(<vscale x 2 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vint16mf2_t test_vlmul_ext_v_i16mf4_i16mf2(vint16mf4_t op1) {
|
|
return vlmul_ext_i16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf4_i16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.insert.nxv4i16.nxv1i16(<vscale x 4 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vint16m1_t test_vlmul_ext_v_i16mf4_i16m1(vint16mf4_t op1) {
|
|
return vlmul_ext_i16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf4_i16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.insert.nxv8i16.nxv1i16(<vscale x 8 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vint16m2_t test_vlmul_ext_v_i16mf4_i16m2(vint16mf4_t op1) {
|
|
return vlmul_ext_i16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf4_i16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv1i16(<vscale x 16 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vint16m4_t test_vlmul_ext_v_i16mf4_i16m4(vint16mf4_t op1) {
|
|
return vlmul_ext_i16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf4_i16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv1i16(<vscale x 32 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vint16m8_t test_vlmul_ext_v_i16mf4_i16m8(vint16mf4_t op1) {
|
|
return vlmul_ext_i16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf2_i16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.insert.nxv4i16.nxv2i16(<vscale x 4 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vint16m1_t test_vlmul_ext_v_i16mf2_i16m1(vint16mf2_t op1) {
|
|
return vlmul_ext_i16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf2_i16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.insert.nxv8i16.nxv2i16(<vscale x 8 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vint16m2_t test_vlmul_ext_v_i16mf2_i16m2(vint16mf2_t op1) {
|
|
return vlmul_ext_i16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf2_i16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv2i16(<vscale x 16 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vint16m4_t test_vlmul_ext_v_i16mf2_i16m4(vint16mf2_t op1) {
|
|
return vlmul_ext_i16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16mf2_i16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv2i16(<vscale x 32 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vint16m8_t test_vlmul_ext_v_i16mf2_i16m8(vint16mf2_t op1) {
|
|
return vlmul_ext_i16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16m1_i16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.insert.nxv8i16.nxv4i16(<vscale x 8 x i16> undef, <vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vint16m2_t test_vlmul_ext_v_i16m1_i16m2(vint16m1_t op1) {
|
|
return vlmul_ext_i16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16m1_i16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv4i16(<vscale x 16 x i16> undef, <vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vint16m4_t test_vlmul_ext_v_i16m1_i16m4(vint16m1_t op1) {
|
|
return vlmul_ext_i16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16m1_i16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv4i16(<vscale x 32 x i16> undef, <vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vint16m8_t test_vlmul_ext_v_i16m1_i16m8(vint16m1_t op1) {
|
|
return vlmul_ext_i16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16m2_i16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv8i16(<vscale x 16 x i16> undef, <vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vint16m4_t test_vlmul_ext_v_i16m2_i16m4(vint16m2_t op1) {
|
|
return vlmul_ext_i16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16m2_i16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv8i16(<vscale x 32 x i16> undef, <vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vint16m8_t test_vlmul_ext_v_i16m2_i16m8(vint16m2_t op1) {
|
|
return vlmul_ext_i16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i16m4_i16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv16i16(<vscale x 32 x i16> undef, <vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vint16m8_t test_vlmul_ext_v_i16m4_i16m8(vint16m4_t op1) {
|
|
return vlmul_ext_i16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32mf2_i32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.insert.nxv2i32.nxv1i32(<vscale x 2 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vint32m1_t test_vlmul_ext_v_i32mf2_i32m1(vint32mf2_t op1) {
|
|
return vlmul_ext_i32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32mf2_i32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.insert.nxv4i32.nxv1i32(<vscale x 4 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vint32m2_t test_vlmul_ext_v_i32mf2_i32m2(vint32mf2_t op1) {
|
|
return vlmul_ext_i32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32mf2_i32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.insert.nxv8i32.nxv1i32(<vscale x 8 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vint32m4_t test_vlmul_ext_v_i32mf2_i32m4(vint32mf2_t op1) {
|
|
return vlmul_ext_i32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32mf2_i32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv1i32(<vscale x 16 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vint32m8_t test_vlmul_ext_v_i32mf2_i32m8(vint32mf2_t op1) {
|
|
return vlmul_ext_i32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32m1_i32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.insert.nxv4i32.nxv2i32(<vscale x 4 x i32> undef, <vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vint32m2_t test_vlmul_ext_v_i32m1_i32m2(vint32m1_t op1) {
|
|
return vlmul_ext_i32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32m1_i32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.insert.nxv8i32.nxv2i32(<vscale x 8 x i32> undef, <vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vint32m4_t test_vlmul_ext_v_i32m1_i32m4(vint32m1_t op1) {
|
|
return vlmul_ext_i32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32m1_i32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv2i32(<vscale x 16 x i32> undef, <vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vint32m8_t test_vlmul_ext_v_i32m1_i32m8(vint32m1_t op1) {
|
|
return vlmul_ext_i32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32m2_i32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.insert.nxv8i32.nxv4i32(<vscale x 8 x i32> undef, <vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vint32m4_t test_vlmul_ext_v_i32m2_i32m4(vint32m2_t op1) {
|
|
return vlmul_ext_i32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32m2_i32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv4i32(<vscale x 16 x i32> undef, <vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vint32m8_t test_vlmul_ext_v_i32m2_i32m8(vint32m2_t op1) {
|
|
return vlmul_ext_i32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i32m4_i32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv8i32(<vscale x 16 x i32> undef, <vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vint32m8_t test_vlmul_ext_v_i32m4_i32m8(vint32m4_t op1) {
|
|
return vlmul_ext_i32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i64m1_i64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.experimental.vector.insert.nxv2i64.nxv1i64(<vscale x 2 x i64> undef, <vscale x 1 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
|
|
//
|
|
vint64m2_t test_vlmul_ext_v_i64m1_i64m2(vint64m1_t op1) {
|
|
return vlmul_ext_i64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i64m1_i64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.experimental.vector.insert.nxv4i64.nxv1i64(<vscale x 4 x i64> undef, <vscale x 1 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
|
|
//
|
|
vint64m4_t test_vlmul_ext_v_i64m1_i64m4(vint64m1_t op1) {
|
|
return vlmul_ext_i64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i64m1_i64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.experimental.vector.insert.nxv8i64.nxv1i64(<vscale x 8 x i64> undef, <vscale x 1 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
|
|
//
|
|
vint64m8_t test_vlmul_ext_v_i64m1_i64m8(vint64m1_t op1) {
|
|
return vlmul_ext_i64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i64m2_i64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.experimental.vector.insert.nxv4i64.nxv2i64(<vscale x 4 x i64> undef, <vscale x 2 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
|
|
//
|
|
vint64m4_t test_vlmul_ext_v_i64m2_i64m4(vint64m2_t op1) {
|
|
return vlmul_ext_i64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i64m2_i64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.experimental.vector.insert.nxv8i64.nxv2i64(<vscale x 8 x i64> undef, <vscale x 2 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
|
|
//
|
|
vint64m8_t test_vlmul_ext_v_i64m2_i64m8(vint64m2_t op1) {
|
|
return vlmul_ext_i64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_i64m4_i64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.experimental.vector.insert.nxv8i64.nxv4i64(<vscale x 8 x i64> undef, <vscale x 4 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
|
|
//
|
|
vint64m8_t test_vlmul_ext_v_i64m4_i64m8(vint64m4_t op1) {
|
|
return vlmul_ext_i64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf8_u8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.insert.nxv2i8.nxv1i8(<vscale x 2 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf4_t test_vlmul_ext_v_u8mf8_u8mf4(vuint8mf8_t op1) {
|
|
return vlmul_ext_u8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf8_u8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.insert.nxv4i8.nxv1i8(<vscale x 4 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf2_t test_vlmul_ext_v_u8mf8_u8mf2(vuint8mf8_t op1) {
|
|
return vlmul_ext_u8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf8_u8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.insert.nxv8i8.nxv1i8(<vscale x 8 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vuint8m1_t test_vlmul_ext_v_u8mf8_u8m1(vuint8mf8_t op1) {
|
|
return vlmul_ext_u8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf8_u8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv1i8(<vscale x 16 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vuint8m2_t test_vlmul_ext_v_u8mf8_u8m2(vuint8mf8_t op1) {
|
|
return vlmul_ext_u8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf8_u8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv1i8(<vscale x 32 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vuint8m4_t test_vlmul_ext_v_u8mf8_u8m4(vuint8mf8_t op1) {
|
|
return vlmul_ext_u8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf8_u8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv1i8(<vscale x 64 x i8> undef, <vscale x 1 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vuint8m8_t test_vlmul_ext_v_u8mf8_u8m8(vuint8mf8_t op1) {
|
|
return vlmul_ext_u8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf4_u8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.insert.nxv4i8.nxv2i8(<vscale x 4 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf2_t test_vlmul_ext_v_u8mf4_u8mf2(vuint8mf4_t op1) {
|
|
return vlmul_ext_u8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf4_u8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.insert.nxv8i8.nxv2i8(<vscale x 8 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vuint8m1_t test_vlmul_ext_v_u8mf4_u8m1(vuint8mf4_t op1) {
|
|
return vlmul_ext_u8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf4_u8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv2i8(<vscale x 16 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vuint8m2_t test_vlmul_ext_v_u8mf4_u8m2(vuint8mf4_t op1) {
|
|
return vlmul_ext_u8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf4_u8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv2i8(<vscale x 32 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vuint8m4_t test_vlmul_ext_v_u8mf4_u8m4(vuint8mf4_t op1) {
|
|
return vlmul_ext_u8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf4_u8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv2i8(<vscale x 64 x i8> undef, <vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vuint8m8_t test_vlmul_ext_v_u8mf4_u8m8(vuint8mf4_t op1) {
|
|
return vlmul_ext_u8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf2_u8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.insert.nxv8i8.nxv4i8(<vscale x 8 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vuint8m1_t test_vlmul_ext_v_u8mf2_u8m1(vuint8mf2_t op1) {
|
|
return vlmul_ext_u8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf2_u8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv4i8(<vscale x 16 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vuint8m2_t test_vlmul_ext_v_u8mf2_u8m2(vuint8mf2_t op1) {
|
|
return vlmul_ext_u8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf2_u8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv4i8(<vscale x 32 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vuint8m4_t test_vlmul_ext_v_u8mf2_u8m4(vuint8mf2_t op1) {
|
|
return vlmul_ext_u8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8mf2_u8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv4i8(<vscale x 64 x i8> undef, <vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vuint8m8_t test_vlmul_ext_v_u8mf2_u8m8(vuint8mf2_t op1) {
|
|
return vlmul_ext_u8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8m1_u8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.insert.nxv16i8.nxv8i8(<vscale x 16 x i8> undef, <vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vuint8m2_t test_vlmul_ext_v_u8m1_u8m2(vuint8m1_t op1) {
|
|
return vlmul_ext_u8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8m1_u8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv8i8(<vscale x 32 x i8> undef, <vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vuint8m4_t test_vlmul_ext_v_u8m1_u8m4(vuint8m1_t op1) {
|
|
return vlmul_ext_u8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8m1_u8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv8i8(<vscale x 64 x i8> undef, <vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vuint8m8_t test_vlmul_ext_v_u8m1_u8m8(vuint8m1_t op1) {
|
|
return vlmul_ext_u8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8m2_u8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.insert.nxv32i8.nxv16i8(<vscale x 32 x i8> undef, <vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vuint8m4_t test_vlmul_ext_v_u8m2_u8m4(vuint8m2_t op1) {
|
|
return vlmul_ext_u8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8m2_u8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv16i8(<vscale x 64 x i8> undef, <vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vuint8m8_t test_vlmul_ext_v_u8m2_u8m8(vuint8m2_t op1) {
|
|
return vlmul_ext_u8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u8m4_u8m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 64 x i8> @llvm.experimental.vector.insert.nxv64i8.nxv32i8(<vscale x 64 x i8> undef, <vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 64 x i8> [[TMP0]]
|
|
//
|
|
vuint8m8_t test_vlmul_ext_v_u8m4_u8m8(vuint8m4_t op1) {
|
|
return vlmul_ext_u8m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf4_u16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.insert.nxv2i16.nxv1i16(<vscale x 2 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf2_t test_vlmul_ext_v_u16mf4_u16mf2(vuint16mf4_t op1) {
|
|
return vlmul_ext_u16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf4_u16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.insert.nxv4i16.nxv1i16(<vscale x 4 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vuint16m1_t test_vlmul_ext_v_u16mf4_u16m1(vuint16mf4_t op1) {
|
|
return vlmul_ext_u16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf4_u16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.insert.nxv8i16.nxv1i16(<vscale x 8 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vuint16m2_t test_vlmul_ext_v_u16mf4_u16m2(vuint16mf4_t op1) {
|
|
return vlmul_ext_u16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf4_u16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv1i16(<vscale x 16 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vuint16m4_t test_vlmul_ext_v_u16mf4_u16m4(vuint16mf4_t op1) {
|
|
return vlmul_ext_u16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf4_u16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv1i16(<vscale x 32 x i16> undef, <vscale x 1 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vuint16m8_t test_vlmul_ext_v_u16mf4_u16m8(vuint16mf4_t op1) {
|
|
return vlmul_ext_u16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf2_u16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.insert.nxv4i16.nxv2i16(<vscale x 4 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vuint16m1_t test_vlmul_ext_v_u16mf2_u16m1(vuint16mf2_t op1) {
|
|
return vlmul_ext_u16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf2_u16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.insert.nxv8i16.nxv2i16(<vscale x 8 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vuint16m2_t test_vlmul_ext_v_u16mf2_u16m2(vuint16mf2_t op1) {
|
|
return vlmul_ext_u16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf2_u16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv2i16(<vscale x 16 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vuint16m4_t test_vlmul_ext_v_u16mf2_u16m4(vuint16mf2_t op1) {
|
|
return vlmul_ext_u16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16mf2_u16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv2i16(<vscale x 32 x i16> undef, <vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vuint16m8_t test_vlmul_ext_v_u16mf2_u16m8(vuint16mf2_t op1) {
|
|
return vlmul_ext_u16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16m1_u16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.insert.nxv8i16.nxv4i16(<vscale x 8 x i16> undef, <vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vuint16m2_t test_vlmul_ext_v_u16m1_u16m2(vuint16m1_t op1) {
|
|
return vlmul_ext_u16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16m1_u16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv4i16(<vscale x 16 x i16> undef, <vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vuint16m4_t test_vlmul_ext_v_u16m1_u16m4(vuint16m1_t op1) {
|
|
return vlmul_ext_u16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16m1_u16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv4i16(<vscale x 32 x i16> undef, <vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vuint16m8_t test_vlmul_ext_v_u16m1_u16m8(vuint16m1_t op1) {
|
|
return vlmul_ext_u16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16m2_u16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.insert.nxv16i16.nxv8i16(<vscale x 16 x i16> undef, <vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vuint16m4_t test_vlmul_ext_v_u16m2_u16m4(vuint16m2_t op1) {
|
|
return vlmul_ext_u16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16m2_u16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv8i16(<vscale x 32 x i16> undef, <vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vuint16m8_t test_vlmul_ext_v_u16m2_u16m8(vuint16m2_t op1) {
|
|
return vlmul_ext_u16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u16m4_u16m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i16> @llvm.experimental.vector.insert.nxv32i16.nxv16i16(<vscale x 32 x i16> undef, <vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i16> [[TMP0]]
|
|
//
|
|
vuint16m8_t test_vlmul_ext_v_u16m4_u16m8(vuint16m4_t op1) {
|
|
return vlmul_ext_u16m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32mf2_u32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.insert.nxv2i32.nxv1i32(<vscale x 2 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vuint32m1_t test_vlmul_ext_v_u32mf2_u32m1(vuint32mf2_t op1) {
|
|
return vlmul_ext_u32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32mf2_u32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.insert.nxv4i32.nxv1i32(<vscale x 4 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vuint32m2_t test_vlmul_ext_v_u32mf2_u32m2(vuint32mf2_t op1) {
|
|
return vlmul_ext_u32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32mf2_u32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.insert.nxv8i32.nxv1i32(<vscale x 8 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vuint32m4_t test_vlmul_ext_v_u32mf2_u32m4(vuint32mf2_t op1) {
|
|
return vlmul_ext_u32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32mf2_u32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv1i32(<vscale x 16 x i32> undef, <vscale x 1 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vuint32m8_t test_vlmul_ext_v_u32mf2_u32m8(vuint32mf2_t op1) {
|
|
return vlmul_ext_u32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32m1_u32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.insert.nxv4i32.nxv2i32(<vscale x 4 x i32> undef, <vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vuint32m2_t test_vlmul_ext_v_u32m1_u32m2(vuint32m1_t op1) {
|
|
return vlmul_ext_u32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32m1_u32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.insert.nxv8i32.nxv2i32(<vscale x 8 x i32> undef, <vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vuint32m4_t test_vlmul_ext_v_u32m1_u32m4(vuint32m1_t op1) {
|
|
return vlmul_ext_u32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32m1_u32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv2i32(<vscale x 16 x i32> undef, <vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vuint32m8_t test_vlmul_ext_v_u32m1_u32m8(vuint32m1_t op1) {
|
|
return vlmul_ext_u32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32m2_u32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.insert.nxv8i32.nxv4i32(<vscale x 8 x i32> undef, <vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vuint32m4_t test_vlmul_ext_v_u32m2_u32m4(vuint32m2_t op1) {
|
|
return vlmul_ext_u32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32m2_u32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv4i32(<vscale x 16 x i32> undef, <vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vuint32m8_t test_vlmul_ext_v_u32m2_u32m8(vuint32m2_t op1) {
|
|
return vlmul_ext_u32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u32m4_u32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i32> @llvm.experimental.vector.insert.nxv16i32.nxv8i32(<vscale x 16 x i32> undef, <vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i32> [[TMP0]]
|
|
//
|
|
vuint32m8_t test_vlmul_ext_v_u32m4_u32m8(vuint32m4_t op1) {
|
|
return vlmul_ext_u32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u64m1_u64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.experimental.vector.insert.nxv2i64.nxv1i64(<vscale x 2 x i64> undef, <vscale x 1 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
|
|
//
|
|
vuint64m2_t test_vlmul_ext_v_u64m1_u64m2(vuint64m1_t op1) {
|
|
return vlmul_ext_u64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u64m1_u64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.experimental.vector.insert.nxv4i64.nxv1i64(<vscale x 4 x i64> undef, <vscale x 1 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
|
|
//
|
|
vuint64m4_t test_vlmul_ext_v_u64m1_u64m4(vuint64m1_t op1) {
|
|
return vlmul_ext_u64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u64m1_u64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.experimental.vector.insert.nxv8i64.nxv1i64(<vscale x 8 x i64> undef, <vscale x 1 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
|
|
//
|
|
vuint64m8_t test_vlmul_ext_v_u64m1_u64m8(vuint64m1_t op1) {
|
|
return vlmul_ext_u64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u64m2_u64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.experimental.vector.insert.nxv4i64.nxv2i64(<vscale x 4 x i64> undef, <vscale x 2 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
|
|
//
|
|
vuint64m4_t test_vlmul_ext_v_u64m2_u64m4(vuint64m2_t op1) {
|
|
return vlmul_ext_u64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u64m2_u64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.experimental.vector.insert.nxv8i64.nxv2i64(<vscale x 8 x i64> undef, <vscale x 2 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
|
|
//
|
|
vuint64m8_t test_vlmul_ext_v_u64m2_u64m8(vuint64m2_t op1) {
|
|
return vlmul_ext_u64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_u64m4_u64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i64> @llvm.experimental.vector.insert.nxv8i64.nxv4i64(<vscale x 8 x i64> undef, <vscale x 4 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i64> [[TMP0]]
|
|
//
|
|
vuint64m8_t test_vlmul_ext_v_u64m4_u64m8(vuint64m4_t op1) {
|
|
return vlmul_ext_u64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32mf2_f32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.experimental.vector.insert.nxv2f32.nxv1f32(<vscale x 2 x float> undef, <vscale x 1 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
|
|
//
|
|
vfloat32m1_t test_vlmul_ext_v_f32mf2_f32m1(vfloat32mf2_t op1) {
|
|
return vlmul_ext_f32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32mf2_f32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.experimental.vector.insert.nxv4f32.nxv1f32(<vscale x 4 x float> undef, <vscale x 1 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
|
|
//
|
|
vfloat32m2_t test_vlmul_ext_v_f32mf2_f32m2(vfloat32mf2_t op1) {
|
|
return vlmul_ext_f32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32mf2_f32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.experimental.vector.insert.nxv8f32.nxv1f32(<vscale x 8 x float> undef, <vscale x 1 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
|
|
//
|
|
vfloat32m4_t test_vlmul_ext_v_f32mf2_f32m4(vfloat32mf2_t op1) {
|
|
return vlmul_ext_f32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32mf2_f32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.experimental.vector.insert.nxv16f32.nxv1f32(<vscale x 16 x float> undef, <vscale x 1 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
|
|
//
|
|
vfloat32m8_t test_vlmul_ext_v_f32mf2_f32m8(vfloat32mf2_t op1) {
|
|
return vlmul_ext_f32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32m1_f32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.experimental.vector.insert.nxv4f32.nxv2f32(<vscale x 4 x float> undef, <vscale x 2 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
|
|
//
|
|
vfloat32m2_t test_vlmul_ext_v_f32m1_f32m2(vfloat32m1_t op1) {
|
|
return vlmul_ext_f32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32m1_f32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.experimental.vector.insert.nxv8f32.nxv2f32(<vscale x 8 x float> undef, <vscale x 2 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
|
|
//
|
|
vfloat32m4_t test_vlmul_ext_v_f32m1_f32m4(vfloat32m1_t op1) {
|
|
return vlmul_ext_f32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32m1_f32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.experimental.vector.insert.nxv16f32.nxv2f32(<vscale x 16 x float> undef, <vscale x 2 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
|
|
//
|
|
vfloat32m8_t test_vlmul_ext_v_f32m1_f32m8(vfloat32m1_t op1) {
|
|
return vlmul_ext_f32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32m2_f32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.experimental.vector.insert.nxv8f32.nxv4f32(<vscale x 8 x float> undef, <vscale x 4 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
|
|
//
|
|
vfloat32m4_t test_vlmul_ext_v_f32m2_f32m4(vfloat32m2_t op1) {
|
|
return vlmul_ext_f32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32m2_f32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.experimental.vector.insert.nxv16f32.nxv4f32(<vscale x 16 x float> undef, <vscale x 4 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
|
|
//
|
|
vfloat32m8_t test_vlmul_ext_v_f32m2_f32m8(vfloat32m2_t op1) {
|
|
return vlmul_ext_f32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f32m4_f32m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x float> @llvm.experimental.vector.insert.nxv16f32.nxv8f32(<vscale x 16 x float> undef, <vscale x 8 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x float> [[TMP0]]
|
|
//
|
|
vfloat32m8_t test_vlmul_ext_v_f32m4_f32m8(vfloat32m4_t op1) {
|
|
return vlmul_ext_f32m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f64m1_f64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.experimental.vector.insert.nxv2f64.nxv1f64(<vscale x 2 x double> undef, <vscale x 1 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
|
|
//
|
|
vfloat64m2_t test_vlmul_ext_v_f64m1_f64m2(vfloat64m1_t op1) {
|
|
return vlmul_ext_f64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f64m1_f64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.experimental.vector.insert.nxv4f64.nxv1f64(<vscale x 4 x double> undef, <vscale x 1 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
|
|
//
|
|
vfloat64m4_t test_vlmul_ext_v_f64m1_f64m4(vfloat64m1_t op1) {
|
|
return vlmul_ext_f64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f64m1_f64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.experimental.vector.insert.nxv8f64.nxv1f64(<vscale x 8 x double> undef, <vscale x 1 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
|
|
//
|
|
vfloat64m8_t test_vlmul_ext_v_f64m1_f64m8(vfloat64m1_t op1) {
|
|
return vlmul_ext_f64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f64m2_f64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.experimental.vector.insert.nxv4f64.nxv2f64(<vscale x 4 x double> undef, <vscale x 2 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
|
|
//
|
|
vfloat64m4_t test_vlmul_ext_v_f64m2_f64m4(vfloat64m2_t op1) {
|
|
return vlmul_ext_f64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f64m2_f64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.experimental.vector.insert.nxv8f64.nxv2f64(<vscale x 8 x double> undef, <vscale x 2 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
|
|
//
|
|
vfloat64m8_t test_vlmul_ext_v_f64m2_f64m8(vfloat64m2_t op1) {
|
|
return vlmul_ext_f64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_ext_v_f64m4_f64m8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x double> @llvm.experimental.vector.insert.nxv8f64.nxv4f64(<vscale x 8 x double> undef, <vscale x 4 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x double> [[TMP0]]
|
|
//
|
|
vfloat64m8_t test_vlmul_ext_v_f64m4_f64m8(vfloat64m4_t op1) {
|
|
return vlmul_ext_f64m8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8mf4_i8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv2i8(<vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vint8mf8_t test_vlmul_trunc_v_i8mf4_i8mf8(vint8mf4_t op1) {
|
|
return vlmul_trunc_i8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8mf2_i8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv4i8(<vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vint8mf8_t test_vlmul_trunc_v_i8mf2_i8mf8(vint8mf2_t op1) {
|
|
return vlmul_trunc_i8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8mf2_i8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv4i8(<vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vint8mf4_t test_vlmul_trunc_v_i8mf2_i8mf4(vint8mf2_t op1) {
|
|
return vlmul_trunc_i8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m1_i8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv8i8(<vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vint8mf8_t test_vlmul_trunc_v_i8m1_i8mf8(vint8m1_t op1) {
|
|
return vlmul_trunc_i8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m1_i8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv8i8(<vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vint8mf4_t test_vlmul_trunc_v_i8m1_i8mf4(vint8m1_t op1) {
|
|
return vlmul_trunc_i8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m1_i8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv8i8(<vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vint8mf2_t test_vlmul_trunc_v_i8m1_i8mf2(vint8m1_t op1) {
|
|
return vlmul_trunc_i8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m2_i8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vint8mf8_t test_vlmul_trunc_v_i8m2_i8mf8(vint8m2_t op1) {
|
|
return vlmul_trunc_i8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m2_i8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vint8mf4_t test_vlmul_trunc_v_i8m2_i8mf4(vint8m2_t op1) {
|
|
return vlmul_trunc_i8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m2_i8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vint8mf2_t test_vlmul_trunc_v_i8m2_i8mf2(vint8m2_t op1) {
|
|
return vlmul_trunc_i8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m2_i8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.extract.nxv8i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vint8m1_t test_vlmul_trunc_v_i8m2_i8m1(vint8m2_t op1) {
|
|
return vlmul_trunc_i8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m4_i8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vint8mf8_t test_vlmul_trunc_v_i8m4_i8mf8(vint8m4_t op1) {
|
|
return vlmul_trunc_i8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m4_i8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vint8mf4_t test_vlmul_trunc_v_i8m4_i8mf4(vint8m4_t op1) {
|
|
return vlmul_trunc_i8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m4_i8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vint8mf2_t test_vlmul_trunc_v_i8m4_i8mf2(vint8m4_t op1) {
|
|
return vlmul_trunc_i8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m4_i8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.extract.nxv8i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vint8m1_t test_vlmul_trunc_v_i8m4_i8m1(vint8m4_t op1) {
|
|
return vlmul_trunc_i8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m4_i8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.extract.nxv16i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vint8m2_t test_vlmul_trunc_v_i8m4_i8m2(vint8m4_t op1) {
|
|
return vlmul_trunc_i8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m8_i8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vint8mf8_t test_vlmul_trunc_v_i8m8_i8mf8(vint8m8_t op1) {
|
|
return vlmul_trunc_i8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m8_i8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vint8mf4_t test_vlmul_trunc_v_i8m8_i8mf4(vint8m8_t op1) {
|
|
return vlmul_trunc_i8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m8_i8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vint8mf2_t test_vlmul_trunc_v_i8m8_i8mf2(vint8m8_t op1) {
|
|
return vlmul_trunc_i8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m8_i8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.extract.nxv8i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vint8m1_t test_vlmul_trunc_v_i8m8_i8m1(vint8m8_t op1) {
|
|
return vlmul_trunc_i8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m8_i8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.extract.nxv16i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vint8m2_t test_vlmul_trunc_v_i8m8_i8m2(vint8m8_t op1) {
|
|
return vlmul_trunc_i8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i8m8_i8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.extract.nxv32i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vint8m4_t test_vlmul_trunc_v_i8m8_i8m4(vint8m8_t op1) {
|
|
return vlmul_trunc_i8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16mf2_i16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv2i16(<vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vint16mf4_t test_vlmul_trunc_v_i16mf2_i16mf4(vint16mf2_t op1) {
|
|
return vlmul_trunc_i16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m1_i16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv4i16(<vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vint16mf4_t test_vlmul_trunc_v_i16m1_i16mf4(vint16m1_t op1) {
|
|
return vlmul_trunc_i16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m1_i16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv4i16(<vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vint16mf2_t test_vlmul_trunc_v_i16m1_i16mf2(vint16m1_t op1) {
|
|
return vlmul_trunc_i16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m2_i16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv8i16(<vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vint16mf4_t test_vlmul_trunc_v_i16m2_i16mf4(vint16m2_t op1) {
|
|
return vlmul_trunc_i16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m2_i16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv8i16(<vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vint16mf2_t test_vlmul_trunc_v_i16m2_i16mf2(vint16m2_t op1) {
|
|
return vlmul_trunc_i16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m2_i16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.extract.nxv4i16.nxv8i16(<vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vint16m1_t test_vlmul_trunc_v_i16m2_i16m1(vint16m2_t op1) {
|
|
return vlmul_trunc_i16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m4_i16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vint16mf4_t test_vlmul_trunc_v_i16m4_i16mf4(vint16m4_t op1) {
|
|
return vlmul_trunc_i16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m4_i16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vint16mf2_t test_vlmul_trunc_v_i16m4_i16mf2(vint16m4_t op1) {
|
|
return vlmul_trunc_i16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m4_i16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.extract.nxv4i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vint16m1_t test_vlmul_trunc_v_i16m4_i16m1(vint16m4_t op1) {
|
|
return vlmul_trunc_i16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m4_i16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.extract.nxv8i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vint16m2_t test_vlmul_trunc_v_i16m4_i16m2(vint16m4_t op1) {
|
|
return vlmul_trunc_i16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m8_i16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vint16mf4_t test_vlmul_trunc_v_i16m8_i16mf4(vint16m8_t op1) {
|
|
return vlmul_trunc_i16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m8_i16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vint16mf2_t test_vlmul_trunc_v_i16m8_i16mf2(vint16m8_t op1) {
|
|
return vlmul_trunc_i16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m8_i16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.extract.nxv4i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vint16m1_t test_vlmul_trunc_v_i16m8_i16m1(vint16m8_t op1) {
|
|
return vlmul_trunc_i16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m8_i16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.extract.nxv8i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vint16m2_t test_vlmul_trunc_v_i16m8_i16m2(vint16m8_t op1) {
|
|
return vlmul_trunc_i16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i16m8_i16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.extract.nxv16i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vint16m4_t test_vlmul_trunc_v_i16m8_i16m4(vint16m8_t op1) {
|
|
return vlmul_trunc_i16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m1_i32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv2i32(<vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vint32mf2_t test_vlmul_trunc_v_i32m1_i32mf2(vint32m1_t op1) {
|
|
return vlmul_trunc_i32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m2_i32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv4i32(<vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vint32mf2_t test_vlmul_trunc_v_i32m2_i32mf2(vint32m2_t op1) {
|
|
return vlmul_trunc_i32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m2_i32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.extract.nxv2i32.nxv4i32(<vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vint32m1_t test_vlmul_trunc_v_i32m2_i32m1(vint32m2_t op1) {
|
|
return vlmul_trunc_i32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m4_i32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv8i32(<vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vint32mf2_t test_vlmul_trunc_v_i32m4_i32mf2(vint32m4_t op1) {
|
|
return vlmul_trunc_i32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m4_i32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.extract.nxv2i32.nxv8i32(<vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vint32m1_t test_vlmul_trunc_v_i32m4_i32m1(vint32m4_t op1) {
|
|
return vlmul_trunc_i32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m4_i32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.extract.nxv4i32.nxv8i32(<vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vint32m2_t test_vlmul_trunc_v_i32m4_i32m2(vint32m4_t op1) {
|
|
return vlmul_trunc_i32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m8_i32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vint32mf2_t test_vlmul_trunc_v_i32m8_i32mf2(vint32m8_t op1) {
|
|
return vlmul_trunc_i32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m8_i32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.extract.nxv2i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vint32m1_t test_vlmul_trunc_v_i32m8_i32m1(vint32m8_t op1) {
|
|
return vlmul_trunc_i32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m8_i32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.extract.nxv4i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vint32m2_t test_vlmul_trunc_v_i32m8_i32m2(vint32m8_t op1) {
|
|
return vlmul_trunc_i32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i32m8_i32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.extract.nxv8i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vint32m4_t test_vlmul_trunc_v_i32m8_i32m4(vint32m8_t op1) {
|
|
return vlmul_trunc_i32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i64m2_i64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.experimental.vector.extract.nxv1i64.nxv2i64(<vscale x 2 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
|
|
//
|
|
vint64m1_t test_vlmul_trunc_v_i64m2_i64m1(vint64m2_t op1) {
|
|
return vlmul_trunc_i64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i64m4_i64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.experimental.vector.extract.nxv1i64.nxv4i64(<vscale x 4 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
|
|
//
|
|
vint64m1_t test_vlmul_trunc_v_i64m4_i64m1(vint64m4_t op1) {
|
|
return vlmul_trunc_i64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i64m4_i64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.experimental.vector.extract.nxv2i64.nxv4i64(<vscale x 4 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
|
|
//
|
|
vint64m2_t test_vlmul_trunc_v_i64m4_i64m2(vint64m4_t op1) {
|
|
return vlmul_trunc_i64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i64m8_i64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.experimental.vector.extract.nxv1i64.nxv8i64(<vscale x 8 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
|
|
//
|
|
vint64m1_t test_vlmul_trunc_v_i64m8_i64m1(vint64m8_t op1) {
|
|
return vlmul_trunc_i64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i64m8_i64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.experimental.vector.extract.nxv2i64.nxv8i64(<vscale x 8 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
|
|
//
|
|
vint64m2_t test_vlmul_trunc_v_i64m8_i64m2(vint64m8_t op1) {
|
|
return vlmul_trunc_i64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_i64m8_i64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.experimental.vector.extract.nxv4i64.nxv8i64(<vscale x 8 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
|
|
//
|
|
vint64m4_t test_vlmul_trunc_v_i64m8_i64m4(vint64m8_t op1) {
|
|
return vlmul_trunc_i64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8mf4_u8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv2i8(<vscale x 2 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf8_t test_vlmul_trunc_v_u8mf4_u8mf8(vuint8mf4_t op1) {
|
|
return vlmul_trunc_u8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8mf2_u8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv4i8(<vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf8_t test_vlmul_trunc_v_u8mf2_u8mf8(vuint8mf2_t op1) {
|
|
return vlmul_trunc_u8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8mf2_u8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv4i8(<vscale x 4 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf4_t test_vlmul_trunc_v_u8mf2_u8mf4(vuint8mf2_t op1) {
|
|
return vlmul_trunc_u8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m1_u8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv8i8(<vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf8_t test_vlmul_trunc_v_u8m1_u8mf8(vuint8m1_t op1) {
|
|
return vlmul_trunc_u8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m1_u8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv8i8(<vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf4_t test_vlmul_trunc_v_u8m1_u8mf4(vuint8m1_t op1) {
|
|
return vlmul_trunc_u8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m1_u8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv8i8(<vscale x 8 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf2_t test_vlmul_trunc_v_u8m1_u8mf2(vuint8m1_t op1) {
|
|
return vlmul_trunc_u8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m2_u8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf8_t test_vlmul_trunc_v_u8m2_u8mf8(vuint8m2_t op1) {
|
|
return vlmul_trunc_u8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m2_u8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf4_t test_vlmul_trunc_v_u8m2_u8mf4(vuint8m2_t op1) {
|
|
return vlmul_trunc_u8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m2_u8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf2_t test_vlmul_trunc_v_u8m2_u8mf2(vuint8m2_t op1) {
|
|
return vlmul_trunc_u8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m2_u8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.extract.nxv8i8.nxv16i8(<vscale x 16 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vuint8m1_t test_vlmul_trunc_v_u8m2_u8m1(vuint8m2_t op1) {
|
|
return vlmul_trunc_u8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m4_u8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf8_t test_vlmul_trunc_v_u8m4_u8mf8(vuint8m4_t op1) {
|
|
return vlmul_trunc_u8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m4_u8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf4_t test_vlmul_trunc_v_u8m4_u8mf4(vuint8m4_t op1) {
|
|
return vlmul_trunc_u8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m4_u8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf2_t test_vlmul_trunc_v_u8m4_u8mf2(vuint8m4_t op1) {
|
|
return vlmul_trunc_u8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m4_u8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.extract.nxv8i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vuint8m1_t test_vlmul_trunc_v_u8m4_u8m1(vuint8m4_t op1) {
|
|
return vlmul_trunc_u8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m4_u8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.extract.nxv16i8.nxv32i8(<vscale x 32 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vuint8m2_t test_vlmul_trunc_v_u8m4_u8m2(vuint8m4_t op1) {
|
|
return vlmul_trunc_u8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m8_u8mf8(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i8> @llvm.experimental.vector.extract.nxv1i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf8_t test_vlmul_trunc_v_u8m8_u8mf8(vuint8m8_t op1) {
|
|
return vlmul_trunc_u8mf8(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m8_u8mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i8> @llvm.experimental.vector.extract.nxv2i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf4_t test_vlmul_trunc_v_u8m8_u8mf4(vuint8m8_t op1) {
|
|
return vlmul_trunc_u8mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m8_u8mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i8> @llvm.experimental.vector.extract.nxv4i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i8> [[TMP0]]
|
|
//
|
|
vuint8mf2_t test_vlmul_trunc_v_u8m8_u8mf2(vuint8m8_t op1) {
|
|
return vlmul_trunc_u8mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m8_u8m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i8> @llvm.experimental.vector.extract.nxv8i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i8> [[TMP0]]
|
|
//
|
|
vuint8m1_t test_vlmul_trunc_v_u8m8_u8m1(vuint8m8_t op1) {
|
|
return vlmul_trunc_u8m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m8_u8m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i8> @llvm.experimental.vector.extract.nxv16i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i8> [[TMP0]]
|
|
//
|
|
vuint8m2_t test_vlmul_trunc_v_u8m8_u8m2(vuint8m8_t op1) {
|
|
return vlmul_trunc_u8m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u8m8_u8m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 32 x i8> @llvm.experimental.vector.extract.nxv32i8.nxv64i8(<vscale x 64 x i8> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 32 x i8> [[TMP0]]
|
|
//
|
|
vuint8m4_t test_vlmul_trunc_v_u8m8_u8m4(vuint8m8_t op1) {
|
|
return vlmul_trunc_u8m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16mf2_u16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv2i16(<vscale x 2 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf4_t test_vlmul_trunc_v_u16mf2_u16mf4(vuint16mf2_t op1) {
|
|
return vlmul_trunc_u16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m1_u16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv4i16(<vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf4_t test_vlmul_trunc_v_u16m1_u16mf4(vuint16m1_t op1) {
|
|
return vlmul_trunc_u16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m1_u16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv4i16(<vscale x 4 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf2_t test_vlmul_trunc_v_u16m1_u16mf2(vuint16m1_t op1) {
|
|
return vlmul_trunc_u16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m2_u16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv8i16(<vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf4_t test_vlmul_trunc_v_u16m2_u16mf4(vuint16m2_t op1) {
|
|
return vlmul_trunc_u16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m2_u16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv8i16(<vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf2_t test_vlmul_trunc_v_u16m2_u16mf2(vuint16m2_t op1) {
|
|
return vlmul_trunc_u16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m2_u16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.extract.nxv4i16.nxv8i16(<vscale x 8 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vuint16m1_t test_vlmul_trunc_v_u16m2_u16m1(vuint16m2_t op1) {
|
|
return vlmul_trunc_u16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m4_u16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf4_t test_vlmul_trunc_v_u16m4_u16mf4(vuint16m4_t op1) {
|
|
return vlmul_trunc_u16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m4_u16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf2_t test_vlmul_trunc_v_u16m4_u16mf2(vuint16m4_t op1) {
|
|
return vlmul_trunc_u16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m4_u16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.extract.nxv4i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vuint16m1_t test_vlmul_trunc_v_u16m4_u16m1(vuint16m4_t op1) {
|
|
return vlmul_trunc_u16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m4_u16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.extract.nxv8i16.nxv16i16(<vscale x 16 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vuint16m2_t test_vlmul_trunc_v_u16m4_u16m2(vuint16m4_t op1) {
|
|
return vlmul_trunc_u16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m8_u16mf4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i16> @llvm.experimental.vector.extract.nxv1i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf4_t test_vlmul_trunc_v_u16m8_u16mf4(vuint16m8_t op1) {
|
|
return vlmul_trunc_u16mf4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m8_u16mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i16> @llvm.experimental.vector.extract.nxv2i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i16> [[TMP0]]
|
|
//
|
|
vuint16mf2_t test_vlmul_trunc_v_u16m8_u16mf2(vuint16m8_t op1) {
|
|
return vlmul_trunc_u16mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m8_u16m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i16> @llvm.experimental.vector.extract.nxv4i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i16> [[TMP0]]
|
|
//
|
|
vuint16m1_t test_vlmul_trunc_v_u16m8_u16m1(vuint16m8_t op1) {
|
|
return vlmul_trunc_u16m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m8_u16m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i16> @llvm.experimental.vector.extract.nxv8i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i16> [[TMP0]]
|
|
//
|
|
vuint16m2_t test_vlmul_trunc_v_u16m8_u16m2(vuint16m8_t op1) {
|
|
return vlmul_trunc_u16m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u16m8_u16m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 16 x i16> @llvm.experimental.vector.extract.nxv16i16.nxv32i16(<vscale x 32 x i16> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 16 x i16> [[TMP0]]
|
|
//
|
|
vuint16m4_t test_vlmul_trunc_v_u16m8_u16m4(vuint16m8_t op1) {
|
|
return vlmul_trunc_u16m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m1_u32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv2i32(<vscale x 2 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vuint32mf2_t test_vlmul_trunc_v_u32m1_u32mf2(vuint32m1_t op1) {
|
|
return vlmul_trunc_u32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m2_u32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv4i32(<vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vuint32mf2_t test_vlmul_trunc_v_u32m2_u32mf2(vuint32m2_t op1) {
|
|
return vlmul_trunc_u32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m2_u32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.extract.nxv2i32.nxv4i32(<vscale x 4 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vuint32m1_t test_vlmul_trunc_v_u32m2_u32m1(vuint32m2_t op1) {
|
|
return vlmul_trunc_u32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m4_u32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv8i32(<vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vuint32mf2_t test_vlmul_trunc_v_u32m4_u32mf2(vuint32m4_t op1) {
|
|
return vlmul_trunc_u32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m4_u32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.extract.nxv2i32.nxv8i32(<vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vuint32m1_t test_vlmul_trunc_v_u32m4_u32m1(vuint32m4_t op1) {
|
|
return vlmul_trunc_u32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m4_u32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.extract.nxv4i32.nxv8i32(<vscale x 8 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vuint32m2_t test_vlmul_trunc_v_u32m4_u32m2(vuint32m4_t op1) {
|
|
return vlmul_trunc_u32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m8_u32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i32> @llvm.experimental.vector.extract.nxv1i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i32> [[TMP0]]
|
|
//
|
|
vuint32mf2_t test_vlmul_trunc_v_u32m8_u32mf2(vuint32m8_t op1) {
|
|
return vlmul_trunc_u32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m8_u32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i32> @llvm.experimental.vector.extract.nxv2i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i32> [[TMP0]]
|
|
//
|
|
vuint32m1_t test_vlmul_trunc_v_u32m8_u32m1(vuint32m8_t op1) {
|
|
return vlmul_trunc_u32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m8_u32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i32> @llvm.experimental.vector.extract.nxv4i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i32> [[TMP0]]
|
|
//
|
|
vuint32m2_t test_vlmul_trunc_v_u32m8_u32m2(vuint32m8_t op1) {
|
|
return vlmul_trunc_u32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u32m8_u32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x i32> @llvm.experimental.vector.extract.nxv8i32.nxv16i32(<vscale x 16 x i32> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x i32> [[TMP0]]
|
|
//
|
|
vuint32m4_t test_vlmul_trunc_v_u32m8_u32m4(vuint32m8_t op1) {
|
|
return vlmul_trunc_u32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u64m2_u64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.experimental.vector.extract.nxv1i64.nxv2i64(<vscale x 2 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
|
|
//
|
|
vuint64m1_t test_vlmul_trunc_v_u64m2_u64m1(vuint64m2_t op1) {
|
|
return vlmul_trunc_u64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u64m4_u64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.experimental.vector.extract.nxv1i64.nxv4i64(<vscale x 4 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
|
|
//
|
|
vuint64m1_t test_vlmul_trunc_v_u64m4_u64m1(vuint64m4_t op1) {
|
|
return vlmul_trunc_u64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u64m4_u64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.experimental.vector.extract.nxv2i64.nxv4i64(<vscale x 4 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
|
|
//
|
|
vuint64m2_t test_vlmul_trunc_v_u64m4_u64m2(vuint64m4_t op1) {
|
|
return vlmul_trunc_u64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u64m8_u64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x i64> @llvm.experimental.vector.extract.nxv1i64.nxv8i64(<vscale x 8 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x i64> [[TMP0]]
|
|
//
|
|
vuint64m1_t test_vlmul_trunc_v_u64m8_u64m1(vuint64m8_t op1) {
|
|
return vlmul_trunc_u64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u64m8_u64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x i64> @llvm.experimental.vector.extract.nxv2i64.nxv8i64(<vscale x 8 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x i64> [[TMP0]]
|
|
//
|
|
vuint64m2_t test_vlmul_trunc_v_u64m8_u64m2(vuint64m8_t op1) {
|
|
return vlmul_trunc_u64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_u64m8_u64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x i64> @llvm.experimental.vector.extract.nxv4i64.nxv8i64(<vscale x 8 x i64> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x i64> [[TMP0]]
|
|
//
|
|
vuint64m4_t test_vlmul_trunc_v_u64m8_u64m4(vuint64m8_t op1) {
|
|
return vlmul_trunc_u64m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m1_f32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.experimental.vector.extract.nxv1f32.nxv2f32(<vscale x 2 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
|
|
//
|
|
vfloat32mf2_t test_vlmul_trunc_v_f32m1_f32mf2(vfloat32m1_t op1) {
|
|
return vlmul_trunc_f32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m2_f32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.experimental.vector.extract.nxv1f32.nxv4f32(<vscale x 4 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
|
|
//
|
|
vfloat32mf2_t test_vlmul_trunc_v_f32m2_f32mf2(vfloat32m2_t op1) {
|
|
return vlmul_trunc_f32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m2_f32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.experimental.vector.extract.nxv2f32.nxv4f32(<vscale x 4 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
|
|
//
|
|
vfloat32m1_t test_vlmul_trunc_v_f32m2_f32m1(vfloat32m2_t op1) {
|
|
return vlmul_trunc_f32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m4_f32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.experimental.vector.extract.nxv1f32.nxv8f32(<vscale x 8 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
|
|
//
|
|
vfloat32mf2_t test_vlmul_trunc_v_f32m4_f32mf2(vfloat32m4_t op1) {
|
|
return vlmul_trunc_f32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m4_f32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.experimental.vector.extract.nxv2f32.nxv8f32(<vscale x 8 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
|
|
//
|
|
vfloat32m1_t test_vlmul_trunc_v_f32m4_f32m1(vfloat32m4_t op1) {
|
|
return vlmul_trunc_f32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m4_f32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.experimental.vector.extract.nxv4f32.nxv8f32(<vscale x 8 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
|
|
//
|
|
vfloat32m2_t test_vlmul_trunc_v_f32m4_f32m2(vfloat32m4_t op1) {
|
|
return vlmul_trunc_f32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m8_f32mf2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x float> @llvm.experimental.vector.extract.nxv1f32.nxv16f32(<vscale x 16 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x float> [[TMP0]]
|
|
//
|
|
vfloat32mf2_t test_vlmul_trunc_v_f32m8_f32mf2(vfloat32m8_t op1) {
|
|
return vlmul_trunc_f32mf2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m8_f32m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x float> @llvm.experimental.vector.extract.nxv2f32.nxv16f32(<vscale x 16 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x float> [[TMP0]]
|
|
//
|
|
vfloat32m1_t test_vlmul_trunc_v_f32m8_f32m1(vfloat32m8_t op1) {
|
|
return vlmul_trunc_f32m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m8_f32m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x float> @llvm.experimental.vector.extract.nxv4f32.nxv16f32(<vscale x 16 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x float> [[TMP0]]
|
|
//
|
|
vfloat32m2_t test_vlmul_trunc_v_f32m8_f32m2(vfloat32m8_t op1) {
|
|
return vlmul_trunc_f32m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f32m8_f32m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 8 x float> @llvm.experimental.vector.extract.nxv8f32.nxv16f32(<vscale x 16 x float> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 8 x float> [[TMP0]]
|
|
//
|
|
vfloat32m4_t test_vlmul_trunc_v_f32m8_f32m4(vfloat32m8_t op1) {
|
|
return vlmul_trunc_f32m4(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f64m2_f64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.experimental.vector.extract.nxv1f64.nxv2f64(<vscale x 2 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
|
|
//
|
|
vfloat64m1_t test_vlmul_trunc_v_f64m2_f64m1(vfloat64m2_t op1) {
|
|
return vlmul_trunc_f64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f64m4_f64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.experimental.vector.extract.nxv1f64.nxv4f64(<vscale x 4 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
|
|
//
|
|
vfloat64m1_t test_vlmul_trunc_v_f64m4_f64m1(vfloat64m4_t op1) {
|
|
return vlmul_trunc_f64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f64m4_f64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.experimental.vector.extract.nxv2f64.nxv4f64(<vscale x 4 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
|
|
//
|
|
vfloat64m2_t test_vlmul_trunc_v_f64m4_f64m2(vfloat64m4_t op1) {
|
|
return vlmul_trunc_f64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f64m8_f64m1(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 1 x double> @llvm.experimental.vector.extract.nxv1f64.nxv8f64(<vscale x 8 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 1 x double> [[TMP0]]
|
|
//
|
|
vfloat64m1_t test_vlmul_trunc_v_f64m8_f64m1(vfloat64m8_t op1) {
|
|
return vlmul_trunc_f64m1(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f64m8_f64m2(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 2 x double> @llvm.experimental.vector.extract.nxv2f64.nxv8f64(<vscale x 8 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 2 x double> [[TMP0]]
|
|
//
|
|
vfloat64m2_t test_vlmul_trunc_v_f64m8_f64m2(vfloat64m8_t op1) {
|
|
return vlmul_trunc_f64m2(op1);
|
|
}
|
|
|
|
// CHECK-RV64-LABEL: @test_vlmul_trunc_v_f64m8_f64m4(
|
|
// CHECK-RV64-NEXT: entry:
|
|
// CHECK-RV64-NEXT: [[TMP0:%.*]] = call <vscale x 4 x double> @llvm.experimental.vector.extract.nxv4f64.nxv8f64(<vscale x 8 x double> [[OP1:%.*]], i64 0)
|
|
// CHECK-RV64-NEXT: ret <vscale x 4 x double> [[TMP0]]
|
|
//
|
|
vfloat64m4_t test_vlmul_trunc_v_f64m8_f64m4(vfloat64m8_t op1) {
|
|
return vlmul_trunc_f64m4(op1);
|
|
}
|