.. |
AsmParser
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
Disassembler
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
MCTargetDesc
|
[llvm] Remove redundant return and continue statements (NFC)
|
2021-01-14 20:30:34 -08:00 |
TargetInfo
|
llvmbuildectomy - replace llvm-build by plain cmake
|
2020-11-13 10:35:24 +01:00 |
CMakeLists.txt
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
RISCV.h
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
RISCV.td
|
[RISCV] Remove NotHasStdExtZbb predicate from zext.h/sext.b/sext.h InstAliases. NFC
|
2021-01-19 14:31:48 -08:00 |
RISCVAsmPrinter.cpp
|
[RISCV] Add -mtune support
|
2020-10-16 13:55:08 +08:00 |
RISCVCallLowering.cpp
|
[GlobalISel] Base implementation for sret demotion.
|
2021-01-06 10:30:50 +05:30 |
RISCVCallLowering.h
|
[GlobalISel] Base implementation for sret demotion.
|
2021-01-06 10:30:50 +05:30 |
RISCVCallingConv.td
|
…
|
|
RISCVCleanupVSETVLI.cpp
|
[RISCV] Add a pass to remove duplicate VSETVLI instructions in a basic block.
|
2020-12-11 10:35:37 -08:00 |
RISCVExpandAtomicPseudoInsts.cpp
|
[RISCV] Fix RISCVInstrInfo::getInstSizeInBytes for atomics pseudos
|
2020-07-15 10:50:55 +01:00 |
RISCVExpandPseudoInsts.cpp
|
[RISCV] Define vmclr.m/vmset.m intrinsics.
|
2020-12-28 18:57:17 -08:00 |
RISCVFrameLowering.cpp
|
[RISCV] Do not grow the stack a second time when we need to realign the stack
|
2021-01-09 16:51:09 +00:00 |
RISCVFrameLowering.h
|
[SVE] Return StackOffset for TargetFrameLowering::getFrameIndexReference.
|
2020-11-05 11:02:18 +00:00 |
RISCVISelDAGToDAG.cpp
|
[RISCV] Implement vsseg intrinsics.
|
2021-01-21 11:51:35 +08:00 |
RISCVISelDAGToDAG.h
|
[RISCV] Implement vsseg intrinsics.
|
2021-01-21 11:51:35 +08:00 |
RISCVISelLowering.cpp
|
[RISCV] Remove unnecessary APInt copy. NFC
|
2021-01-20 10:33:09 -08:00 |
RISCVISelLowering.h
|
[RISCV] Implement vlseg intrinsics.
|
2021-01-20 14:26:04 +08:00 |
RISCVInstrFormats.td
|
[RISCV] Convert most of the information about RVV Pseudos into bits in TSFlags.
|
2021-01-10 19:15:45 -08:00 |
RISCVInstrFormatsC.td
|
…
|
|
RISCVInstrFormatsV.td
|
[RISCV] add the MC layer support of riscv vector Zvamo extension
|
2020-08-27 14:11:38 +08:00 |
RISCVInstrInfo.cpp
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
RISCVInstrInfo.h
|
[RISCV] Don't include CodeGen layer files in MC layer
|
2020-11-12 07:45:38 -08:00 |
RISCVInstrInfo.td
|
[RISCV] Remove NotHasStdExtZbb predicate from zext.h/sext.b/sext.h InstAliases. NFC
|
2021-01-19 14:31:48 -08:00 |
RISCVInstrInfoA.td
|
RISCV: Avoid GlobalISel build break in a future patch
|
2020-07-13 14:01:57 -04:00 |
RISCVInstrInfoB.td
|
[RISCV] Add another isel pattern for slliu.w.
|
2021-01-20 14:54:40 -08:00 |
RISCVInstrInfoC.td
|
[RISCV] Add way to mark CompressPats that should only be used for compressing.
|
2021-01-20 09:20:15 -08:00 |
RISCVInstrInfoD.td
|
[RISCV][LegalizeDAG] Expand SETO and SETUO comparisons. Teach LegalizeDAG to expand SETUO expansion when UNE isn't legal.
|
2020-12-10 09:15:52 -08:00 |
RISCVInstrInfoF.td
|
[RISCV][LegalizeDAG] Expand SETO and SETUO comparisons. Teach LegalizeDAG to expand SETUO expansion when UNE isn't legal.
|
2020-12-10 09:15:52 -08:00 |
RISCVInstrInfoM.td
|
[RISCV] Don't remove (and X, 0xffffffff) from inputs when matching RISCVISD::DIVUW/REMUW to 64-bit DIVU/REMU.
|
2020-11-26 23:15:41 -08:00 |
RISCVInstrInfoV.td
|
[RISCV] Clear isCodeGenOnly flag on VMSGE(U) pseudo instructions. Remove InstAliases that duplicate the asm strings in the pseudos.
|
2021-01-10 23:39:08 -08:00 |
RISCVInstrInfoVPseudos.td
|
[RISCV] Implement vsseg intrinsics.
|
2021-01-21 11:51:35 +08:00 |
RISCVInstrInfoVSDPatterns.td
|
[RISCV] Extend RVV VType info with the type's AVL (NFC)
|
2021-01-19 15:46:56 +00:00 |
RISCVInstrInfoZfh.td
|
[RISCV][LegalizeDAG] Expand SETO and SETUO comparisons. Teach LegalizeDAG to expand SETUO expansion when UNE isn't legal.
|
2020-12-10 09:15:52 -08:00 |
RISCVInstructionSelector.cpp
|
RISCV: Avoid GlobalISel build break in a future patch
|
2020-07-13 14:01:57 -04:00 |
RISCVLegalizerInfo.cpp
|
…
|
|
RISCVLegalizerInfo.h
|
…
|
|
RISCVMCInstLower.cpp
|
[RISCV] Implement vlseg intrinsics.
|
2021-01-20 14:26:04 +08:00 |
RISCVMachineFunctionInfo.h
|
[Alignment][NFC] Migrate MachineFrameInfo::CreateStackObject to Align
|
2020-07-01 07:28:11 +00:00 |
RISCVMergeBaseOffset.cpp
|
[RISCV] Support Zfh half-precision floating-point extension.
|
2020-12-03 09:16:33 +08:00 |
RISCVRegisterBankInfo.cpp
|
…
|
|
RISCVRegisterBankInfo.h
|
…
|
|
RISCVRegisterBanks.td
|
…
|
|
RISCVRegisterInfo.cpp
|
[RISCV] Define the remaining vector fixed-point arithmetic intrinsics.
|
2020-12-20 22:57:07 -08:00 |
RISCVRegisterInfo.h
|
…
|
|
RISCVRegisterInfo.td
|
[RISCV] Implement vlseg intrinsics.
|
2021-01-20 14:26:04 +08:00 |
RISCVSchedRocket.td
|
[RISCV] Fix formatting (NFC)
|
2020-09-25 18:15:04 -05:00 |
RISCVSchedSiFive7.td
|
[RISCV] Use the commercial name for scheduling model (NFC)
|
2020-10-23 16:33:27 -05:00 |
RISCVSchedule.td
|
[RISCV] Fix formatting (NFC)
|
2020-09-25 18:15:04 -05:00 |
RISCVSubtarget.cpp
|
[RISCV] Add -mtune support
|
2020-10-16 13:55:08 +08:00 |
RISCVSubtarget.h
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
RISCVSystemOperands.td
|
[RISCV] Enable the use of the old mucounteren name
|
2020-08-17 13:11:49 +01:00 |
RISCVTargetMachine.cpp
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
RISCVTargetMachine.h
|
[RISCV] Address clang-tidy warnings in RISCVTargetMachine. NFC.
|
2020-12-18 21:50:55 +00:00 |
RISCVTargetObjectFile.cpp
|
[Target] Use Align in TargetLoweringObjectFile::getSectionForConstant.
|
2020-05-21 15:23:29 -07:00 |
RISCVTargetObjectFile.h
|
[Target] Use Align in TargetLoweringObjectFile::getSectionForConstant.
|
2020-05-21 15:23:29 -07:00 |
RISCVTargetTransformInfo.cpp
|
[RISCV] Merge Utils library into MCTargetDesc
|
2021-01-14 11:47:30 -08:00 |
RISCVTargetTransformInfo.h
|
[ARM][TTI] Prevents constants in a min(max) or max(min) pattern from being hoisted when in a loop
|
2020-09-22 11:54:10 +00:00 |