llvm-project/llvm/lib/Target/SystemZ
Ulrich Weigand ede8293d7d [SystemZ][FPEnv] Enable strict vector FP extends/truncations
The back-end currently has special DAGCombine code to detect
cases where two floating-point extend or truncate operations
can be combined into a single vector operation.

This patch extends that support to also handle strict FP operations.

Note that currently only the case where both operations have the
same input chain are supported.  This already suffices to cover
the common case where the operations result from scalarizing a
non-legal vector type.  More general cases can be supported in
the future.
2019-12-20 15:36:56 +01:00
..
AsmParser [cmake] Explicitly mark libraries defined in lib/ as "Component Libraries" 2019-11-21 10:48:08 -08:00
Disassembler [cmake] Explicitly mark libraries defined in lib/ as "Component Libraries" 2019-11-21 10:48:08 -08:00
MCTargetDesc [SystemZ] Don't build a PPA instruction with an immediate 0 operand. 2019-11-26 11:21:01 +01:00
TargetInfo [cmake] Explicitly mark libraries defined in lib/ as "Component Libraries" 2019-11-21 10:48:08 -08:00
CMakeLists.txt [SystemZ] Merge the SystemZExpandPseudo pass into SystemZPostRewrite. 2019-09-16 07:29:37 +00:00
LLVMBuild.txt [SystemZ] Move InstPrinter files to MCTargetDesc. NFC 2019-05-11 03:36:16 +00:00
README.txt
SystemZ.h [SystemZ] Merge the SystemZExpandPseudo pass into SystemZPostRewrite. 2019-09-16 07:29:37 +00:00
SystemZ.td
SystemZAsmPrinter.cpp [StackMaps] Be explicit about label formation [NFC] (try 2) 2019-12-19 14:05:30 -08:00
SystemZAsmPrinter.h [SystemZ] Add support for fentry. 2019-09-03 11:21:12 +00:00
SystemZCallingConv.cpp
SystemZCallingConv.h [SystemZ] Add GHC calling convention 2019-11-04 13:45:51 +01:00
SystemZCallingConv.td [SystemZ] Add GHC calling convention 2019-11-04 13:45:51 +01:00
SystemZConstantPoolValue.cpp
SystemZConstantPoolValue.h
SystemZElimCompare.cpp [FPEnv] Constrained FCmp intrinsics 2019-12-07 11:28:39 +01:00
SystemZFeatures.td [SystemZ] Add support for new cpu architecture - arch13 2019-07-12 18:13:16 +00:00
SystemZFrameLowering.cpp [SystemZ] Implement the packed stack layout 2019-12-12 10:26:03 -08:00
SystemZFrameLowering.h [SystemZ] Implement the packed stack layout 2019-12-12 10:26:03 -08:00
SystemZHazardRecognizer.cpp
SystemZHazardRecognizer.h
SystemZISelDAGToDAG.cpp [SystemZ] Recognize mrecord-mcount in backend 2019-12-19 09:06:18 -08:00
SystemZISelLowering.cpp [SystemZ][FPEnv] Enable strict vector FP extends/truncations 2019-12-20 15:36:56 +01:00
SystemZISelLowering.h [SystemZ][FPEnv] Enable strict vector FP extends/truncations 2019-12-20 15:36:56 +01:00
SystemZInstrBuilder.h
SystemZInstrDFP.td [SystemZ] Model floating-point control register 2019-05-13 09:47:26 +00:00
SystemZInstrFP.td [SystemZ][FPEnv] Back-end support for STRICT_[SU]INT_TO_FP 2019-12-17 18:24:05 +01:00
SystemZInstrFormats.td Reapply r372285 "GlobalISel: Don't materialize immarg arguments to intrinsics" 2019-09-19 16:26:14 +00:00
SystemZInstrHFP.td
SystemZInstrInfo.cpp [SystemZ] Improve verification of MachineOperands. 2019-12-16 09:51:54 -08:00
SystemZInstrInfo.h [SystemZ] Improve verification of MachineOperands. 2019-12-16 09:51:54 -08:00
SystemZInstrInfo.td [SystemZ] Don't build a PPA instruction with an immediate 0 operand. 2019-11-26 11:21:01 +01:00
SystemZInstrSystem.td
SystemZInstrVector.td [SystemZ][FPEnv] Enable strict vector FP extends/truncations 2019-12-20 15:36:56 +01:00
SystemZLDCleanup.cpp
SystemZLongBranch.cpp Fix uninitialized variable warning. NFCI. 2019-11-13 14:40:21 +00:00
SystemZMCInstLower.cpp
SystemZMCInstLower.h
SystemZMachineFunctionInfo.cpp
SystemZMachineFunctionInfo.h [SystemZ] Implement the packed stack layout 2019-12-12 10:26:03 -08:00
SystemZMachineScheduler.cpp Prune a LegacyDivergenceAnalysis and MachineLoopInfo include each 2019-10-19 01:31:09 +00:00
SystemZMachineScheduler.h
SystemZOperands.td [SystemZ] Improve verification of MachineOperands. 2019-12-16 09:51:54 -08:00
SystemZOperators.td [SystemZ][FPEnv] Enable strict vector FP extends/truncations 2019-12-20 15:36:56 +01:00
SystemZPatterns.td [FPEnv] Constrained FCmp intrinsics 2019-12-07 11:28:39 +01:00
SystemZPostRewrite.cpp [SystemZ] Merge the SystemZExpandPseudo pass into SystemZPostRewrite. 2019-09-16 07:29:37 +00:00
SystemZProcessors.td [SystemZ] Support z15 processor name 2019-09-20 23:04:45 +00:00
SystemZRegisterInfo.cpp [SystemZ] Add GHC calling convention 2019-11-04 13:45:51 +01:00
SystemZRegisterInfo.h [SystemZ] Merge the SystemZExpandPseudo pass into SystemZPostRewrite. 2019-09-16 07:29:37 +00:00
SystemZRegisterInfo.td [SystemZ] Model floating-point control register 2019-05-13 09:47:26 +00:00
SystemZSchedule.td [SystemZ] Support z15 processor name 2019-09-20 23:04:45 +00:00
SystemZScheduleZ13.td [SystemZ] Support vector load/store alignment hints 2019-06-19 14:20:00 +00:00
SystemZScheduleZ14.td [SystemZ] Support vector load/store alignment hints 2019-06-19 14:20:00 +00:00
SystemZScheduleZ15.td [SystemZ] Support z15 processor name 2019-09-20 23:04:45 +00:00
SystemZScheduleZ196.td
SystemZScheduleZEC12.td
SystemZSelectionDAGInfo.cpp Reapply r372285 "GlobalISel: Don't materialize immarg arguments to intrinsics" 2019-09-19 16:26:14 +00:00
SystemZSelectionDAGInfo.h
SystemZShortenInst.cpp [FPEnv] Constrained FCmp intrinsics 2019-12-07 11:28:39 +01:00
SystemZSubtarget.cpp [SystemZ] Add support for new cpu architecture - arch13 2019-07-12 18:13:16 +00:00
SystemZSubtarget.h [SystemZ] Add support for new cpu architecture - arch13 2019-07-12 18:13:16 +00:00
SystemZTDC.cpp [IR] Split out target specific intrinsic enums into separate headers 2019-12-11 18:02:14 -08:00
SystemZTargetMachine.cpp [SystemZ] Add SystemZPostRewrite in addPostRegAlloc() instead at -O0. 2019-09-30 07:29:54 +00:00
SystemZTargetMachine.h
SystemZTargetTransformInfo.cpp Rename TTI::getIntImmCost for instructions and intrinsics 2019-12-11 18:00:20 -08:00
SystemZTargetTransformInfo.h Rename TTI::getIntImmCost for instructions and intrinsics 2019-12-11 18:00:20 -08:00

README.txt

//===---------------------------------------------------------------------===//
// Random notes about and ideas for the SystemZ backend.
//===---------------------------------------------------------------------===//

The initial backend is deliberately restricted to z10.  We should add support
for later architectures at some point.

--

If an inline asm ties an i32 "r" result to an i64 input, the input
will be treated as an i32, leaving the upper bits uninitialised.
For example:

define void @f4(i32 *%dst) {
  %val = call i32 asm "blah $0", "=r,0" (i64 103)
  store i32 %val, i32 *%dst
  ret void
}

from CodeGen/SystemZ/asm-09.ll will use LHI rather than LGHI.
to load 103.  This seems to be a general target-independent problem.

--

The tuning of the choice between LOAD ADDRESS (LA) and addition in
SystemZISelDAGToDAG.cpp is suspect.  It should be tweaked based on
performance measurements.

--

There is no scheduling support.

--

We don't use the BRANCH ON INDEX instructions.

--

We only use MVC, XC and CLC for constant-length block operations.
We could extend them to variable-length operations too,
using EXECUTE RELATIVE LONG.

MVCIN, MVCLE and CLCLE may be worthwhile too.

--

We don't use CUSE or the TRANSLATE family of instructions for string
operations.  The TRANSLATE ones are probably more difficult to exploit.

--

We don't take full advantage of builtins like fabsl because the calling
conventions require f128s to be returned by invisible reference.

--

ADD LOGICAL WITH SIGNED IMMEDIATE could be useful when we need to
produce a carry.  SUBTRACT LOGICAL IMMEDIATE could be useful when we
need to produce a borrow.  (Note that there are no memory forms of
ADD LOGICAL WITH CARRY and SUBTRACT LOGICAL WITH BORROW, so the high
part of 128-bit memory operations would probably need to be done
via a register.)

--

We don't use ICM, STCM, or CLM.

--

We don't use ADD (LOGICAL) HIGH, SUBTRACT (LOGICAL) HIGH,
or COMPARE (LOGICAL) HIGH yet.

--

DAGCombiner doesn't yet fold truncations of extended loads.  Functions like:

    unsigned long f (unsigned long x, unsigned short *y)
    {
      return (x << 32) | *y;
    }

therefore end up as:

        sllg    %r2, %r2, 32
        llgh    %r0, 0(%r3)
        lr      %r2, %r0
        br      %r14

but truncating the load would give:

        sllg    %r2, %r2, 32
        lh      %r2, 0(%r3)
        br      %r14

--

Functions like:

define i64 @f1(i64 %a) {
  %and = and i64 %a, 1
  ret i64 %and
}

ought to be implemented as:

        lhi     %r0, 1
        ngr     %r2, %r0
        br      %r14

but two-address optimizations reverse the order of the AND and force:

        lhi     %r0, 1
        ngr     %r0, %r2
        lgr     %r2, %r0
        br      %r14

CodeGen/SystemZ/and-04.ll has several examples of this.

--

Out-of-range displacements are usually handled by loading the full
address into a register.  In many cases it would be better to create
an anchor point instead.  E.g. for:

define void @f4a(i128 *%aptr, i64 %base) {
  %addr = add i64 %base, 524288
  %bptr = inttoptr i64 %addr to i128 *
  %a = load volatile i128 *%aptr
  %b = load i128 *%bptr
  %add = add i128 %a, %b
  store i128 %add, i128 *%aptr
  ret void
}

(from CodeGen/SystemZ/int-add-08.ll) we load %base+524288 and %base+524296
into separate registers, rather than using %base+524288 as a base for both.

--

Dynamic stack allocations round the size to 8 bytes and then allocate
that rounded amount.  It would be simpler to subtract the unrounded
size from the copy of the stack pointer and then align the result.
See CodeGen/SystemZ/alloca-01.ll for an example.

--

If needed, we can support 16-byte atomics using LPQ, STPQ and CSDG.

--

We might want to model all access registers and use them to spill
32-bit values.

--

We might want to use the 'overflow' condition of eg. AR to support
llvm.sadd.with.overflow.i32 and related instructions - the generated code
for signed overflow check is currently quite bad.  This would improve
the results of using -ftrapv.