llvm-project/llvm/lib/Target/SystemZ
Jonas Paulsson 96421af5f8 [SystemZ] Bugfix for the 'N' code for inline asm operand.
Don't use a local MachineOperand copy in SystemZAsmPrinter::PrintAsmOperand()
and change the register as it may break the MRI tracking of register
uses. Use an MCOperand instead.

Review: Ulrich Weigand

Differential Revision: https://reviews.llvm.org/D105757
2021-07-12 15:04:08 +02:00
..
AsmParser [AsmParser][SystemZ][z/OS] Introducing HLASM Parser support to AsmParser - Part 1 2021-05-19 11:05:30 -04:00
Disassembler
MCTargetDesc [SystemZ] Add support for .reloc assembler directive 2021-06-25 21:51:10 +02:00
TargetInfo
CMakeLists.txt
README.txt
SystemZ.h
SystemZ.td [SystemZ] Introducing assembler dialects for the Z backend 2021-02-26 15:14:38 -05:00
SystemZAsmPrinter.cpp [SystemZ] Bugfix for the 'N' code for inline asm operand. 2021-07-12 15:04:08 +02:00
SystemZAsmPrinter.h [SystemZ] Generate XC loop for memset 0 of variable length. 2021-07-06 18:07:31 +02:00
SystemZCallingConv.cpp [SystemZ] [z/OS] Add XPLINK64 Calling Convention to SystemZ 2021-05-18 16:52:47 -04:00
SystemZCallingConv.h [SystemZ] [z/OS] Add XPLINK64 Calling Convention to SystemZ 2021-05-18 16:52:47 -04:00
SystemZCallingConv.td [SystemZ] [z/OS] Add XPLINK64 Calling Convention to SystemZ 2021-05-18 16:52:47 -04:00
SystemZConstantPoolValue.cpp
SystemZConstantPoolValue.h
SystemZCopyPhysRegs.cpp
SystemZElimCompare.cpp
SystemZFeatures.td
SystemZFrameLowering.cpp [SystemZ][NFC] Renaming of ELF specific variables. 2021-03-10 10:15:01 -05:00
SystemZFrameLowering.h [SystemZ][NFC] Renaming of ELF specific variables. 2021-03-10 10:15:01 -05:00
SystemZHazardRecognizer.cpp
SystemZHazardRecognizer.h
SystemZISelDAGToDAG.cpp [NFC][AA] Prepare to convert AliasResult to class with PartialAlias offset. 2021-04-09 12:54:22 +03:00
SystemZISelLowering.cpp [SystemZ] Generate XC loop for memset 0 of variable length. 2021-07-06 18:07:31 +02:00
SystemZISelLowering.h [SystemZ] Return true from convertSetCCLogicToBitwiseLogic for scalar integer. 2021-06-08 16:27:28 -05:00
SystemZInstrBuilder.h
SystemZInstrDFP.td
SystemZInstrFP.td
SystemZInstrFormats.td [SystemZ] Generate XC loop for memset 0 of variable length. 2021-07-06 18:07:31 +02:00
SystemZInstrHFP.td
SystemZInstrInfo.cpp [SystemZ] [z/OS] Add SystemZCallingConventionRegisters class 2021-05-14 16:51:26 -04:00
SystemZInstrInfo.h
SystemZInstrInfo.td [SystemZ] Generate XC loop for memset 0 of variable length. 2021-07-06 18:07:31 +02:00
SystemZInstrSystem.td
SystemZInstrVector.td
SystemZLDCleanup.cpp
SystemZLongBranch.cpp
SystemZMCInstLower.cpp
SystemZMCInstLower.h
SystemZMachineFunctionInfo.cpp
SystemZMachineFunctionInfo.h
SystemZMachineScheduler.cpp
SystemZMachineScheduler.h
SystemZOperands.td
SystemZOperators.td
SystemZPatterns.td
SystemZPostRewrite.cpp
SystemZProcessors.td
SystemZRegisterInfo.cpp [SystemZ] [z/OS] Add SystemZCallingConventionRegisters class 2021-05-14 16:51:26 -04:00
SystemZRegisterInfo.h [SystemZ] [z/OS] Add SystemZCallingConventionRegisters class 2021-05-14 16:51:26 -04:00
SystemZRegisterInfo.td [SystemZ/z/OS] Add XPLINK 64-bit calling convention to tablegen. 2021-02-19 18:39:49 -05:00
SystemZSchedule.td
SystemZScheduleZ13.td [SystemZ/z/OS] Add XPLINK 64-bit calling convention to tablegen. 2021-02-19 18:39:49 -05:00
SystemZScheduleZ14.td [SystemZ/z/OS] Add XPLINK 64-bit calling convention to tablegen. 2021-02-19 18:39:49 -05:00
SystemZScheduleZ15.td [SystemZ/z/OS] Add XPLINK 64-bit calling convention to tablegen. 2021-02-19 18:39:49 -05:00
SystemZScheduleZ196.td [SystemZ/z/OS] Add XPLINK 64-bit calling convention to tablegen. 2021-02-19 18:39:49 -05:00
SystemZScheduleZEC12.td [SystemZ/z/OS] Add XPLINK 64-bit calling convention to tablegen. 2021-02-19 18:39:49 -05:00
SystemZSelectionDAGInfo.cpp [SystemZ] Generate XC loop for memset 0 of variable length. 2021-07-06 18:07:31 +02:00
SystemZSelectionDAGInfo.h
SystemZShortenInst.cpp
SystemZSubtarget.cpp [SystemZ] [z/OS] Add SystemZCallingConventionRegisters class 2021-05-14 16:51:26 -04:00
SystemZSubtarget.h [SystemZ] [z/OS] Add SystemZCallingConventionRegisters class 2021-05-14 16:51:26 -04:00
SystemZTDC.cpp
SystemZTargetMachine.cpp Normalize interaction with boolean attributes 2021-04-17 08:17:33 +02:00
SystemZTargetMachine.h
SystemZTargetTransformInfo.cpp [TTI] Replace ceil lambdas with divideCeil. NFCI 2021-05-04 09:04:44 +01:00
SystemZTargetTransformInfo.h [TTI] NFC: Change getIntImmCost[Inst|Intrin] to return InstructionCost 2021-04-23 16:06:36 +01:00

README.txt

//===---------------------------------------------------------------------===//
// Random notes about and ideas for the SystemZ backend.
//===---------------------------------------------------------------------===//

The initial backend is deliberately restricted to z10.  We should add support
for later architectures at some point.

--

If an inline asm ties an i32 "r" result to an i64 input, the input
will be treated as an i32, leaving the upper bits uninitialised.
For example:

define void @f4(i32 *%dst) {
  %val = call i32 asm "blah $0", "=r,0" (i64 103)
  store i32 %val, i32 *%dst
  ret void
}

from CodeGen/SystemZ/asm-09.ll will use LHI rather than LGHI.
to load 103.  This seems to be a general target-independent problem.

--

The tuning of the choice between LOAD ADDRESS (LA) and addition in
SystemZISelDAGToDAG.cpp is suspect.  It should be tweaked based on
performance measurements.

--

There is no scheduling support.

--

We don't use the BRANCH ON INDEX instructions.

--

We only use MVC, XC and CLC for constant-length block operations.
We could extend them to variable-length operations too,
using EXECUTE RELATIVE LONG.

MVCIN, MVCLE and CLCLE may be worthwhile too.

--

We don't use CUSE or the TRANSLATE family of instructions for string
operations.  The TRANSLATE ones are probably more difficult to exploit.

--

We don't take full advantage of builtins like fabsl because the calling
conventions require f128s to be returned by invisible reference.

--

ADD LOGICAL WITH SIGNED IMMEDIATE could be useful when we need to
produce a carry.  SUBTRACT LOGICAL IMMEDIATE could be useful when we
need to produce a borrow.  (Note that there are no memory forms of
ADD LOGICAL WITH CARRY and SUBTRACT LOGICAL WITH BORROW, so the high
part of 128-bit memory operations would probably need to be done
via a register.)

--

We don't use ICM, STCM, or CLM.

--

We don't use ADD (LOGICAL) HIGH, SUBTRACT (LOGICAL) HIGH,
or COMPARE (LOGICAL) HIGH yet.

--

DAGCombiner doesn't yet fold truncations of extended loads.  Functions like:

    unsigned long f (unsigned long x, unsigned short *y)
    {
      return (x << 32) | *y;
    }

therefore end up as:

        sllg    %r2, %r2, 32
        llgh    %r0, 0(%r3)
        lr      %r2, %r0
        br      %r14

but truncating the load would give:

        sllg    %r2, %r2, 32
        lh      %r2, 0(%r3)
        br      %r14

--

Functions like:

define i64 @f1(i64 %a) {
  %and = and i64 %a, 1
  ret i64 %and
}

ought to be implemented as:

        lhi     %r0, 1
        ngr     %r2, %r0
        br      %r14

but two-address optimizations reverse the order of the AND and force:

        lhi     %r0, 1
        ngr     %r0, %r2
        lgr     %r2, %r0
        br      %r14

CodeGen/SystemZ/and-04.ll has several examples of this.

--

Out-of-range displacements are usually handled by loading the full
address into a register.  In many cases it would be better to create
an anchor point instead.  E.g. for:

define void @f4a(i128 *%aptr, i64 %base) {
  %addr = add i64 %base, 524288
  %bptr = inttoptr i64 %addr to i128 *
  %a = load volatile i128 *%aptr
  %b = load i128 *%bptr
  %add = add i128 %a, %b
  store i128 %add, i128 *%aptr
  ret void
}

(from CodeGen/SystemZ/int-add-08.ll) we load %base+524288 and %base+524296
into separate registers, rather than using %base+524288 as a base for both.

--

Dynamic stack allocations round the size to 8 bytes and then allocate
that rounded amount.  It would be simpler to subtract the unrounded
size from the copy of the stack pointer and then align the result.
See CodeGen/SystemZ/alloca-01.ll for an example.

--

If needed, we can support 16-byte atomics using LPQ, STPQ and CSDG.

--

We might want to model all access registers and use them to spill
32-bit values.

--

We might want to use the 'overflow' condition of eg. AR to support
llvm.sadd.with.overflow.i32 and related instructions - the generated code
for signed overflow check is currently quite bad.  This would improve
the results of using -ftrapv.