forked from OSchip/llvm-project
34 lines
1.2 KiB
ArmAsm
34 lines
1.2 KiB
ArmAsm
// RUN: not llvm-mc -triple=aarch64 -show-encoding -mattr=+sve 2>&1 < %s| FileCheck %s
|
|
|
|
|
|
// ------------------------------------------------------------------------- //
|
|
// Tied operands must match
|
|
|
|
fdivr z0.h, p7/m, z1.h, z31.h
|
|
// CHECK: [[@LINE-1]]:{{[0-9]+}}: error: operand must match destination register
|
|
// CHECK-NEXT: fdivr z0.h, p7/m, z1.h, z31.h
|
|
// CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
|
|
|
|
|
|
// ------------------------------------------------------------------------- //
|
|
// Invalid element widths.
|
|
|
|
fdivr z0.b, p7/m, z0.b, z31.b
|
|
// CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width
|
|
// CHECK-NEXT: fdivr z0.b, p7/m, z0.b, z31.b
|
|
// CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
|
|
|
|
fdivr z0.h, p7/m, z0.h, z31.s
|
|
// CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid element width
|
|
// CHECK-NEXT: fdivr z0.h, p7/m, z0.h, z31.s
|
|
// CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
|
|
|
|
|
|
// ------------------------------------------------------------------------- //
|
|
// Invalid predicate
|
|
|
|
fdivr z0.h, p8/m, z0.h, z31.h
|
|
// CHECK: [[@LINE-1]]:{{[0-9]+}}: error: invalid restricted predicate register, expected p0..p7 (without element suffix)
|
|
// CHECK-NEXT: fdivr z0.h, p8/m, z0.h, z31.h
|
|
// CHECK-NOT: [[@LINE-1]]:{{[0-9]+}}:
|