forked from OSchip/llvm-project
BT memory operands load from their address operand.
llvm-svn: 61424
This commit is contained in:
parent
8175f27d3f
commit
d1dfdab973
|
@ -927,7 +927,7 @@ def BT64rr : RI<0xA3, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
|
|||
(implicit EFLAGS)]>;
|
||||
def BT64mr : RI<0xA3, MRMSrcMem, (outs), (ins i64mem:$src1, GR64:$src2),
|
||||
"bt{q}\t{$src2, $src1|$src1, $src2}",
|
||||
[(X86bt addr:$src1, GR64:$src2),
|
||||
[(X86bt (loadi64 addr:$src1), GR64:$src2),
|
||||
(implicit EFLAGS)]>;
|
||||
} // Defs = [EFLAGS]
|
||||
|
||||
|
|
|
@ -2665,11 +2665,11 @@ def BT32rr : I<0xA3, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
|
|||
(implicit EFLAGS)]>;
|
||||
def BT16mr : I<0xA3, MRMSrcMem, (outs), (ins i16mem:$src1, GR16:$src2),
|
||||
"bt{w}\t{$src2, $src1|$src1, $src2}",
|
||||
[(X86bt addr:$src1, GR16:$src2),
|
||||
[(X86bt (loadi16 addr:$src1), GR16:$src2),
|
||||
(implicit EFLAGS)]>, OpSize;
|
||||
def BT32mr : I<0xA3, MRMSrcMem, (outs), (ins i32mem:$src1, GR32:$src2),
|
||||
"bt{l}\t{$src2, $src1|$src1, $src2}",
|
||||
[(X86bt addr:$src1, GR32:$src2),
|
||||
[(X86bt (loadi32 addr:$src1), GR32:$src2),
|
||||
(implicit EFLAGS)]>;
|
||||
} // Defs = [EFLAGS]
|
||||
|
||||
|
|
Loading…
Reference in New Issue