forked from OSchip/llvm-project
[GISel]: Add G_FEXP, G_FEXP2 opcodes
Also add IRTranslator support. https://reviews.llvm.org/D34710 llvm-svn: 306475
This commit is contained in:
parent
650c96e0a7
commit
cca75d2406
|
@ -416,6 +416,19 @@ def G_FPOW : Instruction {
|
|||
let hasSideEffects = 0;
|
||||
}
|
||||
|
||||
// Floating point base-e exponential of a value.
|
||||
def G_FEXP : Instruction {
|
||||
let OutOperandList = (outs type0:$dst);
|
||||
let InOperandList = (ins type0:$src1);
|
||||
let hasSideEffects = 0;
|
||||
}
|
||||
|
||||
// Floating point base-2 exponential of a value.
|
||||
def G_FEXP2 : Instruction {
|
||||
let OutOperandList = (outs type0:$dst);
|
||||
let InOperandList = (ins type0:$src1);
|
||||
let hasSideEffects = 0;
|
||||
}
|
||||
//------------------------------------------------------------------------------
|
||||
// Memory ops
|
||||
//------------------------------------------------------------------------------
|
||||
|
|
|
@ -62,6 +62,7 @@ def : GINodeEquiv<G_FMUL, fmul>;
|
|||
def : GINodeEquiv<G_FDIV, fdiv>;
|
||||
def : GINodeEquiv<G_FREM, frem>;
|
||||
def : GINodeEquiv<G_FPOW, fpow>;
|
||||
def : GINodeEquiv<G_FEXP2, fexp2>;
|
||||
def : GINodeEquiv<G_BR, br>;
|
||||
|
||||
// Specifies the GlobalISel equivalents for SelectionDAG's ComplexPattern.
|
||||
|
|
|
@ -369,6 +369,12 @@ HANDLE_TARGET_OPCODE(G_FREM)
|
|||
/// Generic FP exponentiation.
|
||||
HANDLE_TARGET_OPCODE(G_FPOW)
|
||||
|
||||
/// Generic base-e exponential of a value.
|
||||
HANDLE_TARGET_OPCODE(G_FEXP)
|
||||
|
||||
/// Generic base-2 exponential of a value.
|
||||
HANDLE_TARGET_OPCODE(G_FEXP2)
|
||||
|
||||
/// Generic FP negation.
|
||||
HANDLE_TARGET_OPCODE(G_FNEG)
|
||||
|
||||
|
|
|
@ -720,6 +720,16 @@ bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
|
|||
.addUse(getOrCreateVReg(*CI.getArgOperand(0)))
|
||||
.addUse(getOrCreateVReg(*CI.getArgOperand(1)));
|
||||
return true;
|
||||
case Intrinsic::exp:
|
||||
MIRBuilder.buildInstr(TargetOpcode::G_FEXP)
|
||||
.addDef(getOrCreateVReg(CI))
|
||||
.addUse(getOrCreateVReg(*CI.getArgOperand(0)));
|
||||
return true;
|
||||
case Intrinsic::exp2:
|
||||
MIRBuilder.buildInstr(TargetOpcode::G_FEXP2)
|
||||
.addDef(getOrCreateVReg(CI))
|
||||
.addUse(getOrCreateVReg(*CI.getArgOperand(0)));
|
||||
return true;
|
||||
case Intrinsic::fma:
|
||||
MIRBuilder.buildInstr(TargetOpcode::G_FMA)
|
||||
.addDef(getOrCreateVReg(CI))
|
||||
|
|
|
@ -1271,6 +1271,26 @@ define float @test_fma_intrin(float %a, float %b, float %c) {
|
|||
ret float %res
|
||||
}
|
||||
|
||||
declare float @llvm.exp.f32(float)
|
||||
define float @test_exp_intrin(float %a) {
|
||||
; CHECK-LABEL: name: test_exp_intrin
|
||||
; CHECK: [[A:%[0-9]+]](s32) = COPY %s0
|
||||
; CHECK: [[RES:%[0-9]+]](s32) = G_FEXP [[A]]
|
||||
; CHECK: %s0 = COPY [[RES]]
|
||||
%res = call float @llvm.exp.f32(float %a)
|
||||
ret float %res
|
||||
}
|
||||
|
||||
declare float @llvm.exp2.f32(float)
|
||||
define float @test_exp2_intrin(float %a) {
|
||||
; CHECK-LABEL: name: test_exp2_intrin
|
||||
; CHECK: [[A:%[0-9]+]](s32) = COPY %s0
|
||||
; CHECK: [[RES:%[0-9]+]](s32) = G_FEXP2 [[A]]
|
||||
; CHECK: %s0 = COPY [[RES]]
|
||||
%res = call float @llvm.exp2.f32(float %a)
|
||||
ret float %res
|
||||
}
|
||||
|
||||
declare void @llvm.lifetime.start.p0i8(i64, i8*)
|
||||
declare void @llvm.lifetime.end.p0i8(i64, i8*)
|
||||
define void @test_lifetime_intrin() {
|
||||
|
|
Loading…
Reference in New Issue