forked from OSchip/llvm-project
Treat the ARM inline asm {cc} constraint as a physreg (%CPSR), just like X86
does for {flags}. If we create virtual registers of the CCR class, RegAllocFast may try to spill them, and we can't do that. llvm-svn: 106289
This commit is contained in:
parent
6cf1b791dd
commit
b9f91667e1
|
@ -4945,7 +4945,7 @@ ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
|
||||||
}
|
}
|
||||||
}
|
}
|
||||||
if (StringRef("{cc}").equals_lower(Constraint))
|
if (StringRef("{cc}").equals_lower(Constraint))
|
||||||
return std::make_pair(0U, ARM::CCRRegisterClass);
|
return std::make_pair(unsigned(ARM::CPSR), ARM::CCRRegisterClass);
|
||||||
|
|
||||||
return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
|
return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
|
||||||
}
|
}
|
||||||
|
|
|
@ -0,0 +1,12 @@
|
||||||
|
; RUN: llc < %s -O0 -relocation-model=pic -disable-fp-elim
|
||||||
|
target datalayout = "e-p:32:32:32-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:32:32-f32:32:32-f64:32:32-v64:64:64-v128:128:128-a0:0:64-n32"
|
||||||
|
target triple = "armv6-apple-darwin10"
|
||||||
|
|
||||||
|
%struct0 = type { i32, i32 }
|
||||||
|
|
||||||
|
; This function would crash RegAllocFast because it tried to spill %CPSR.
|
||||||
|
define arm_apcscc void @clobber_cc() nounwind noinline ssp {
|
||||||
|
entry:
|
||||||
|
%asmtmp = call %struct0 asm sideeffect "...", "=&r,=&r,r,Ir,r,~{cc},~{memory}"(i32* undef, i32 undef, i32 1) nounwind ; <%0> [#uses=0]
|
||||||
|
unreachable
|
||||||
|
}
|
Loading…
Reference in New Issue