Expand unaligned i16 loads/stores for the Mips backend.

This is the first of a series of patches which make changes to the backend to
emit unaligned load/store instructions (lwl,lwr,swl,swr) during instruction
selection.

llvm-svn: 157862
This commit is contained in:
Akira Hatanaka 2012-06-02 00:02:45 +00:00
parent 56bf023a6d
commit 4e76bf8282
1 changed files with 0 additions and 1 deletions

View File

@ -292,7 +292,6 @@ bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
switch (SVT) {
case MVT::i64:
case MVT::i32:
case MVT::i16:
return true;
case MVT::f32:
return Subtarget->hasMips32r2Or64();