forked from OSchip/llvm-project
[InstCombine] Remove explicit check for impossible condition. Replace with assert
Summary: As far as I can tell the earlier call getLimitedValue will guaranteed ShiftAmt is saturated to BitWidth-1 preventing it from ever being equal or greater than BitWidth. At one point in the past the getLimitedValue call was only passed BitWidth not BitWidth - 1. This would have allowed the equality case to get here. And in fact this check was initially added as just BitWidth == ShiftAmt, but was changed shortly after to include > which should have never been possible. Reviewers: spatel, majnemer, davide Reviewed By: davide Subscribers: llvm-commits Differential Revision: https://reviews.llvm.org/D36123 llvm-svn: 309690
This commit is contained in:
parent
43d8fd38be
commit
4d5050b5ba
|
@ -534,7 +534,8 @@ Value *InstCombiner::SimplifyDemandedUseBits(Value *V, APInt DemandedMask,
|
|||
|
||||
// If the input sign bit is known to be zero, or if none of the top bits
|
||||
// are demanded, turn this into an unsigned shift right.
|
||||
if (BitWidth <= ShiftAmt || Known.Zero[BitWidth-ShiftAmt-1] ||
|
||||
assert(BitWidth > ShiftAmt && "Shift amount not saturated?");
|
||||
if (Known.Zero[BitWidth-ShiftAmt-1] ||
|
||||
!DemandedMask.intersects(HighBits)) {
|
||||
BinaryOperator *LShr = BinaryOperator::CreateLShr(I->getOperand(0),
|
||||
I->getOperand(1));
|
||||
|
|
Loading…
Reference in New Issue