2020-06-01 07:58:55 +08:00
|
|
|
//=== lib/CodeGen/GlobalISel/AMDGPURegBankCombiner.cpp ---------------===//
|
|
|
|
//
|
|
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This pass does combining of machine instructions at the generic MI level,
|
|
|
|
// after register banks are known.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "AMDGPUTargetMachine.h"
|
|
|
|
#include "AMDGPULegalizerInfo.h"
|
|
|
|
#include "llvm/CodeGen/GlobalISel/Combiner.h"
|
|
|
|
#include "llvm/CodeGen/GlobalISel/CombinerHelper.h"
|
|
|
|
#include "llvm/CodeGen/GlobalISel/CombinerInfo.h"
|
|
|
|
#include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
|
|
|
|
#include "llvm/CodeGen/GlobalISel/MIPatternMatch.h"
|
|
|
|
#include "llvm/CodeGen/MachineDominators.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/TargetPassConfig.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "amdgpu-regbank-combiner"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
using namespace MIPatternMatch;
|
|
|
|
|
|
|
|
|
|
|
|
#define AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_DEPS
|
|
|
|
#include "AMDGPUGenRegBankGICombiner.inc"
|
|
|
|
#undef AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_DEPS
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
#define AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_H
|
|
|
|
#include "AMDGPUGenRegBankGICombiner.inc"
|
|
|
|
#undef AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_H
|
|
|
|
|
2020-07-26 22:52:51 +08:00
|
|
|
class AMDGPURegBankCombinerInfo final : public CombinerInfo {
|
2020-06-01 07:58:55 +08:00
|
|
|
GISelKnownBits *KB;
|
|
|
|
MachineDominatorTree *MDT;
|
|
|
|
|
|
|
|
public:
|
[gicombiner] Allow generated combiners to store additional members
Summary:
Adds the ability to add members to a generated combiner via
a State base class. In the current AArch64PreLegalizerCombiner
this is used to make Helper available without having to
provide it to every call.
As part of this, split the command line processing into a
separate object so that it still only runs once even though
the generated combiner is constructed more frequently.
Depends on D81862
Reviewers: aditya_nandakumar, bogner, volkan, aemerson, paquette, arsenm
Reviewed By: arsenm
Subscribers: jvesely, wdng, nhaehnle, kristof.beyls, hiraditya, kerbowa, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D81863
2020-06-17 05:15:36 +08:00
|
|
|
AMDGPUGenRegBankCombinerHelperRuleConfig GeneratedRuleCfg;
|
2020-06-01 07:58:55 +08:00
|
|
|
|
|
|
|
AMDGPURegBankCombinerInfo(bool EnableOpt, bool OptSize, bool MinSize,
|
|
|
|
const AMDGPULegalizerInfo *LI,
|
|
|
|
GISelKnownBits *KB, MachineDominatorTree *MDT)
|
|
|
|
: CombinerInfo(/*AllowIllegalOps*/ false, /*ShouldLegalizeIllegal*/ true,
|
|
|
|
/*LegalizerInfo*/ LI, EnableOpt, OptSize, MinSize),
|
|
|
|
KB(KB), MDT(MDT) {
|
[gicombiner] Allow generated combiners to store additional members
Summary:
Adds the ability to add members to a generated combiner via
a State base class. In the current AArch64PreLegalizerCombiner
this is used to make Helper available without having to
provide it to every call.
As part of this, split the command line processing into a
separate object so that it still only runs once even though
the generated combiner is constructed more frequently.
Depends on D81862
Reviewers: aditya_nandakumar, bogner, volkan, aemerson, paquette, arsenm
Reviewed By: arsenm
Subscribers: jvesely, wdng, nhaehnle, kristof.beyls, hiraditya, kerbowa, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D81863
2020-06-17 05:15:36 +08:00
|
|
|
if (!GeneratedRuleCfg.parseCommandLineOption())
|
2020-06-01 07:58:55 +08:00
|
|
|
report_fatal_error("Invalid rule identifier");
|
|
|
|
}
|
|
|
|
|
|
|
|
bool combine(GISelChangeObserver &Observer, MachineInstr &MI,
|
|
|
|
MachineIRBuilder &B) const override;
|
|
|
|
};
|
|
|
|
|
|
|
|
bool AMDGPURegBankCombinerInfo::combine(GISelChangeObserver &Observer,
|
|
|
|
MachineInstr &MI,
|
|
|
|
MachineIRBuilder &B) const {
|
|
|
|
CombinerHelper Helper(Observer, B, KB, MDT);
|
[gicombiner] Allow generated combiners to store additional members
Summary:
Adds the ability to add members to a generated combiner via
a State base class. In the current AArch64PreLegalizerCombiner
this is used to make Helper available without having to
provide it to every call.
As part of this, split the command line processing into a
separate object so that it still only runs once even though
the generated combiner is constructed more frequently.
Depends on D81862
Reviewers: aditya_nandakumar, bogner, volkan, aemerson, paquette, arsenm
Reviewed By: arsenm
Subscribers: jvesely, wdng, nhaehnle, kristof.beyls, hiraditya, kerbowa, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D81863
2020-06-17 05:15:36 +08:00
|
|
|
AMDGPUGenRegBankCombinerHelper Generated(GeneratedRuleCfg);
|
2020-06-01 07:58:55 +08:00
|
|
|
|
|
|
|
if (Generated.tryCombineAll(Observer, MI, B, Helper))
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_CPP
|
|
|
|
#include "AMDGPUGenRegBankGICombiner.inc"
|
|
|
|
#undef AMDGPUREGBANKCOMBINERHELPER_GENCOMBINERHELPER_CPP
|
|
|
|
|
|
|
|
// Pass boilerplate
|
|
|
|
// ================
|
|
|
|
|
|
|
|
class AMDGPURegBankCombiner : public MachineFunctionPass {
|
|
|
|
public:
|
|
|
|
static char ID;
|
|
|
|
|
|
|
|
AMDGPURegBankCombiner(bool IsOptNone = false);
|
|
|
|
|
|
|
|
StringRef getPassName() const override {
|
|
|
|
return "AMDGPURegBankCombiner";
|
|
|
|
}
|
|
|
|
|
|
|
|
bool runOnMachineFunction(MachineFunction &MF) override;
|
|
|
|
|
|
|
|
void getAnalysisUsage(AnalysisUsage &AU) const override;
|
|
|
|
private:
|
|
|
|
bool IsOptNone;
|
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
void AMDGPURegBankCombiner::getAnalysisUsage(AnalysisUsage &AU) const {
|
|
|
|
AU.addRequired<TargetPassConfig>();
|
|
|
|
AU.setPreservesCFG();
|
|
|
|
getSelectionDAGFallbackAnalysisUsage(AU);
|
|
|
|
AU.addRequired<GISelKnownBitsAnalysis>();
|
|
|
|
AU.addPreserved<GISelKnownBitsAnalysis>();
|
|
|
|
if (!IsOptNone) {
|
|
|
|
AU.addRequired<MachineDominatorTree>();
|
|
|
|
AU.addPreserved<MachineDominatorTree>();
|
|
|
|
}
|
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
|
|
}
|
|
|
|
|
|
|
|
AMDGPURegBankCombiner::AMDGPURegBankCombiner(bool IsOptNone)
|
|
|
|
: MachineFunctionPass(ID), IsOptNone(IsOptNone) {
|
|
|
|
initializeAMDGPURegBankCombinerPass(*PassRegistry::getPassRegistry());
|
|
|
|
}
|
|
|
|
|
|
|
|
bool AMDGPURegBankCombiner::runOnMachineFunction(MachineFunction &MF) {
|
|
|
|
if (MF.getProperties().hasProperty(
|
|
|
|
MachineFunctionProperties::Property::FailedISel))
|
|
|
|
return false;
|
|
|
|
auto *TPC = &getAnalysis<TargetPassConfig>();
|
|
|
|
const Function &F = MF.getFunction();
|
|
|
|
bool EnableOpt =
|
|
|
|
MF.getTarget().getOptLevel() != CodeGenOpt::None && !skipFunction(F);
|
|
|
|
|
|
|
|
const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
|
|
|
|
const AMDGPULegalizerInfo *LI
|
|
|
|
= static_cast<const AMDGPULegalizerInfo *>(ST.getLegalizerInfo());
|
|
|
|
|
|
|
|
GISelKnownBits *KB = &getAnalysis<GISelKnownBitsAnalysis>().get(MF);
|
|
|
|
MachineDominatorTree *MDT =
|
|
|
|
IsOptNone ? nullptr : &getAnalysis<MachineDominatorTree>();
|
|
|
|
AMDGPURegBankCombinerInfo PCInfo(EnableOpt, F.hasOptSize(),
|
|
|
|
F.hasMinSize(), LI, KB, MDT);
|
|
|
|
Combiner C(PCInfo, TPC);
|
|
|
|
return C.combineMachineInstrs(MF, /*CSEInfo*/ nullptr);
|
|
|
|
}
|
|
|
|
|
|
|
|
char AMDGPURegBankCombiner::ID = 0;
|
|
|
|
INITIALIZE_PASS_BEGIN(AMDGPURegBankCombiner, DEBUG_TYPE,
|
|
|
|
"Combine AMDGPU machine instrs after regbankselect",
|
|
|
|
false, false)
|
|
|
|
INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
|
|
|
|
INITIALIZE_PASS_DEPENDENCY(GISelKnownBitsAnalysis)
|
|
|
|
INITIALIZE_PASS_END(AMDGPURegBankCombiner, DEBUG_TYPE,
|
|
|
|
"Combine AMDGPU machine instrs after regbankselect", false,
|
|
|
|
false)
|
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
FunctionPass *createAMDGPURegBankCombiner(bool IsOptNone) {
|
|
|
|
return new AMDGPURegBankCombiner(IsOptNone);
|
|
|
|
}
|
|
|
|
} // end namespace llvm
|