2015-01-07 02:00:21 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI %s
|
2015-01-28 01:27:15 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI %s
|
2014-06-19 09:19:19 +08:00
|
|
|
|
|
|
|
declare double @llvm.AMDGPU.trig.preop.f64(double, i32) nounwind readnone
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
; SI-LABEL: {{^}}test_trig_preop_f64:
|
2014-11-05 22:50:53 +08:00
|
|
|
; SI-DAG: buffer_load_dword [[SEG:v[0-9]+]]
|
|
|
|
; SI-DAG: buffer_load_dwordx2 [[SRC:v\[[0-9]+:[0-9]+\]]],
|
|
|
|
; SI: v_trig_preop_f64 [[RESULT:v\[[0-9]+:[0-9]+\]]], [[SRC]], [[SEG]]
|
|
|
|
; SI: buffer_store_dwordx2 [[RESULT]],
|
|
|
|
; SI: s_endpgm
|
2014-06-19 09:19:19 +08:00
|
|
|
define void @test_trig_preop_f64(double addrspace(1)* %out, double addrspace(1)* %aptr, i32 addrspace(1)* %bptr) nounwind {
|
2015-02-28 05:17:42 +08:00
|
|
|
%a = load double, double addrspace(1)* %aptr, align 8
|
|
|
|
%b = load i32, i32 addrspace(1)* %bptr, align 4
|
2014-06-19 09:19:19 +08:00
|
|
|
%result = call double @llvm.AMDGPU.trig.preop.f64(double %a, i32 %b) nounwind readnone
|
|
|
|
store double %result, double addrspace(1)* %out, align 8
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
; SI-LABEL: {{^}}test_trig_preop_f64_imm_segment:
|
2014-11-05 22:50:53 +08:00
|
|
|
; SI: buffer_load_dwordx2 [[SRC:v\[[0-9]+:[0-9]+\]]],
|
|
|
|
; SI: v_trig_preop_f64 [[RESULT:v\[[0-9]+:[0-9]+\]]], [[SRC]], 7
|
|
|
|
; SI: buffer_store_dwordx2 [[RESULT]],
|
|
|
|
; SI: s_endpgm
|
2014-06-19 09:19:19 +08:00
|
|
|
define void @test_trig_preop_f64_imm_segment(double addrspace(1)* %out, double addrspace(1)* %aptr) nounwind {
|
2015-02-28 05:17:42 +08:00
|
|
|
%a = load double, double addrspace(1)* %aptr, align 8
|
2014-06-19 09:19:19 +08:00
|
|
|
%result = call double @llvm.AMDGPU.trig.preop.f64(double %a, i32 7) nounwind readnone
|
|
|
|
store double %result, double addrspace(1)* %out, align 8
|
|
|
|
ret void
|
|
|
|
}
|