2012-05-11 04:20:25 +08:00
|
|
|
; RUN: llc -march=hexagon -mcpu=hexagonv5 < %s | FileCheck %s
|
|
|
|
; Check that we generate single precision floating point multiply in V5.
|
|
|
|
|
2017-02-10 23:33:13 +08:00
|
|
|
; CHECK: r{{[0-9]+}} = sfmpy(r{{[0-9]+}},r{{[0-9]+}})
|
2012-05-11 04:20:25 +08:00
|
|
|
|
|
|
|
|
|
|
|
define i32 @main() nounwind {
|
|
|
|
entry:
|
|
|
|
%a = alloca float, align 4
|
|
|
|
%b = alloca float, align 4
|
|
|
|
%c = alloca float, align 4
|
2017-07-05 21:08:03 +08:00
|
|
|
store volatile float 0x402ECCCCC0000000, float* %a, align 4
|
|
|
|
store volatile float 0x4022333340000000, float* %b, align 4
|
|
|
|
%0 = load volatile float, float* %b, align 4
|
|
|
|
%1 = load volatile float, float* %a, align 4
|
2012-05-11 04:20:25 +08:00
|
|
|
%mul = fmul float %0, %1
|
|
|
|
store float %mul, float* %c, align 4
|
|
|
|
ret i32 0
|
|
|
|
}
|