2017-09-17 22:36:28 +08:00
|
|
|
//===-- RISCVDisassembler.cpp - Disassembler for RISCV --------------------===//
|
|
|
|
//
|
2019-01-19 16:50:56 +08:00
|
|
|
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
|
|
|
|
// See https://llvm.org/LICENSE.txt for license information.
|
|
|
|
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
|
2017-09-17 22:36:28 +08:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file implements the RISCVDisassembler class.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2021-01-15 03:44:02 +08:00
|
|
|
#include "MCTargetDesc/RISCVBaseInfo.h"
|
2017-09-17 22:36:28 +08:00
|
|
|
#include "MCTargetDesc/RISCVMCTargetDesc.h"
|
2019-05-15 08:24:15 +08:00
|
|
|
#include "TargetInfo/RISCVTargetInfo.h"
|
2017-09-17 22:36:28 +08:00
|
|
|
#include "llvm/MC/MCContext.h"
|
|
|
|
#include "llvm/MC/MCDisassembler/MCDisassembler.h"
|
|
|
|
#include "llvm/MC/MCFixedLenDisassembler.h"
|
|
|
|
#include "llvm/MC/MCInst.h"
|
2019-10-24 12:29:28 +08:00
|
|
|
#include "llvm/MC/MCInstrInfo.h"
|
2017-09-17 22:36:28 +08:00
|
|
|
#include "llvm/MC/MCRegisterInfo.h"
|
|
|
|
#include "llvm/MC/MCSubtargetInfo.h"
|
|
|
|
#include "llvm/Support/Endian.h"
|
|
|
|
#include "llvm/Support/TargetRegistry.h"
|
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "riscv-disassembler"
|
|
|
|
|
|
|
|
typedef MCDisassembler::DecodeStatus DecodeStatus;
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
class RISCVDisassembler : public MCDisassembler {
|
2019-10-24 12:29:28 +08:00
|
|
|
std::unique_ptr<MCInstrInfo const> const MCII;
|
2017-09-17 22:36:28 +08:00
|
|
|
|
|
|
|
public:
|
2019-10-24 12:29:28 +08:00
|
|
|
RISCVDisassembler(const MCSubtargetInfo &STI, MCContext &Ctx,
|
|
|
|
MCInstrInfo const *MCII)
|
|
|
|
: MCDisassembler(STI, Ctx), MCII(MCII) {}
|
2017-09-17 22:36:28 +08:00
|
|
|
|
|
|
|
DecodeStatus getInstruction(MCInst &Instr, uint64_t &Size,
|
|
|
|
ArrayRef<uint8_t> Bytes, uint64_t Address,
|
|
|
|
raw_ostream &CStream) const override;
|
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
static MCDisassembler *createRISCVDisassembler(const Target &T,
|
|
|
|
const MCSubtargetInfo &STI,
|
|
|
|
MCContext &Ctx) {
|
2019-10-24 12:29:28 +08:00
|
|
|
return new RISCVDisassembler(STI, Ctx, T.createMCInstrInfo());
|
2017-09-17 22:36:28 +08:00
|
|
|
}
|
|
|
|
|
CMake: Make most target symbols hidden by default
Summary:
For builds with LLVM_BUILD_LLVM_DYLIB=ON and BUILD_SHARED_LIBS=OFF
this change makes all symbols in the target specific libraries hidden
by default.
A new macro called LLVM_EXTERNAL_VISIBILITY has been added to mark symbols in these
libraries public, which is mainly needed for the definitions of the
LLVMInitialize* functions.
This patch reduces the number of public symbols in libLLVM.so by about
25%. This should improve load times for the dynamic library and also
make abi checker tools, like abidiff require less memory when analyzing
libLLVM.so
One side-effect of this change is that for builds with
LLVM_BUILD_LLVM_DYLIB=ON and LLVM_LINK_LLVM_DYLIB=ON some unittests that
access symbols that are no longer public will need to be statically linked.
Before and after public symbol counts (using gcc 8.2.1, ld.bfd 2.31.1):
nm before/libLLVM-9svn.so | grep ' [A-Zuvw] ' | wc -l
36221
nm after/libLLVM-9svn.so | grep ' [A-Zuvw] ' | wc -l
26278
Reviewers: chandlerc, beanz, mgorny, rnk, hans
Reviewed By: rnk, hans
Subscribers: merge_guards_bot, luismarques, smeenai, ldionne, lenary, s.egerton, pzheng, sameer.abuasal, MaskRay, wuzish, echristo, Jim, hiraditya, michaelplatings, chapuni, jholewinski, arsenm, dschuff, jyknight, dylanmckay, sdardis, nemanjai, jvesely, javed.absar, sbc100, jgravelle-google, aheejin, kbarton, fedor.sergeev, asb, rbar, johnrusso, simoncook, apazos, sabuasal, niosHD, jrtc27, zzheng, edward-jones, mgrang, atanasyan, rogfer01, MartinMosbeck, brucehoult, the_o, PkmX, jocewei, kristina, jsji, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D54439
2020-01-15 11:15:07 +08:00
|
|
|
extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeRISCVDisassembler() {
|
2017-09-17 22:36:28 +08:00
|
|
|
// Register the disassembler for each target.
|
|
|
|
TargetRegistry::RegisterMCDisassembler(getTheRISCV32Target(),
|
|
|
|
createRISCVDisassembler);
|
|
|
|
TargetRegistry::RegisterMCDisassembler(getTheRISCV64Target(),
|
|
|
|
createRISCVDisassembler);
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-03-22 19:21:40 +08:00
|
|
|
const FeatureBitset &FeatureBits =
|
|
|
|
static_cast<const MCDisassembler *>(Decoder)
|
|
|
|
->getSubtargetInfo()
|
|
|
|
.getFeatureBits();
|
|
|
|
bool IsRV32E = FeatureBits[RISCV::FeatureRV32E];
|
|
|
|
|
2019-09-27 23:49:10 +08:00
|
|
|
if (RegNo >= 32 || (IsRV32E && RegNo >= 16))
|
2017-12-13 17:32:55 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::X0 + RegNo;
|
2017-12-13 17:32:55 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
2017-09-17 22:36:28 +08:00
|
|
|
}
|
|
|
|
|
2020-07-03 22:57:59 +08:00
|
|
|
static DecodeStatus DecodeFPR16RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo >= 32)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
MCRegister Reg = RISCV::F0_H + RegNo;
|
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-07 18:26:05 +08:00
|
|
|
static DecodeStatus DecodeFPR32RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-09-27 23:49:10 +08:00
|
|
|
if (RegNo >= 32)
|
2017-12-07 18:26:05 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::F0_F + RegNo;
|
2017-12-07 18:26:05 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-13 17:32:55 +08:00
|
|
|
static DecodeStatus DecodeFPR32CRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-09-27 23:49:10 +08:00
|
|
|
if (RegNo >= 8) {
|
2017-12-13 17:32:55 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::F8_F + RegNo;
|
2017-12-13 17:32:55 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-07 18:46:23 +08:00
|
|
|
static DecodeStatus DecodeFPR64RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-09-27 23:49:10 +08:00
|
|
|
if (RegNo >= 32)
|
2017-12-07 18:46:23 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::F0_D + RegNo;
|
2017-12-07 18:46:23 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-13 17:32:55 +08:00
|
|
|
static DecodeStatus DecodeFPR64CRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-09-27 23:49:10 +08:00
|
|
|
if (RegNo >= 8) {
|
2017-12-13 17:32:55 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::F8_D + RegNo;
|
2017-12-13 17:32:55 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-07 20:50:32 +08:00
|
|
|
static DecodeStatus DecodeGPRNoX0RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2017-12-13 17:32:55 +08:00
|
|
|
if (RegNo == 0) {
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
|
|
|
|
|
|
|
return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus DecodeGPRNoX0X2RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo == 2) {
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2017-12-07 20:50:32 +08:00
|
|
|
|
2017-12-13 17:32:55 +08:00
|
|
|
return DecodeGPRNoX0RegisterClass(Inst, RegNo, Address, Decoder);
|
2017-12-07 20:50:32 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus DecodeGPRCRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
2019-09-27 23:49:10 +08:00
|
|
|
if (RegNo >= 8)
|
2017-12-07 20:50:32 +08:00
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::X8 + RegNo;
|
2017-12-07 20:50:32 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2019-10-24 12:29:28 +08:00
|
|
|
static DecodeStatus DecodeVRRegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo >= 32)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::V0 + RegNo;
|
2019-10-24 12:29:28 +08:00
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2021-02-09 14:43:10 +08:00
|
|
|
static DecodeStatus DecodeVRM2RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo >= 32)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
if (RegNo % 2)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
const RISCVDisassembler *Dis =
|
|
|
|
static_cast<const RISCVDisassembler *>(Decoder);
|
|
|
|
const MCRegisterInfo *RI = Dis->getContext().getRegisterInfo();
|
|
|
|
MCRegister Reg =
|
|
|
|
RI->getMatchingSuperReg(RISCV::V0 + RegNo, RISCV::sub_vrm1_0,
|
|
|
|
&RISCVMCRegisterClasses[RISCV::VRM2RegClassID]);
|
|
|
|
|
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus DecodeVRM4RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo >= 32)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
if (RegNo % 4)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
const RISCVDisassembler *Dis =
|
|
|
|
static_cast<const RISCVDisassembler *>(Decoder);
|
|
|
|
const MCRegisterInfo *RI = Dis->getContext().getRegisterInfo();
|
|
|
|
MCRegister Reg =
|
|
|
|
RI->getMatchingSuperReg(RISCV::V0 + RegNo, RISCV::sub_vrm1_0,
|
|
|
|
&RISCVMCRegisterClasses[RISCV::VRM4RegClassID]);
|
|
|
|
|
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus DecodeVRM8RegisterClass(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (RegNo >= 32)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
if (RegNo % 8)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
const RISCVDisassembler *Dis =
|
|
|
|
static_cast<const RISCVDisassembler *>(Decoder);
|
|
|
|
const MCRegisterInfo *RI = Dis->getContext().getRegisterInfo();
|
|
|
|
MCRegister Reg =
|
|
|
|
RI->getMatchingSuperReg(RISCV::V0 + RegNo, RISCV::sub_vrm1_0,
|
|
|
|
&RISCVMCRegisterClasses[RISCV::VRM8RegClassID]);
|
|
|
|
|
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2019-10-24 12:29:28 +08:00
|
|
|
static DecodeStatus decodeVMaskReg(MCInst &Inst, uint64_t RegNo,
|
|
|
|
uint64_t Address, const void *Decoder) {
|
2020-11-12 23:37:29 +08:00
|
|
|
MCRegister Reg = RISCV::NoRegister;
|
2019-10-24 12:29:28 +08:00
|
|
|
switch (RegNo) {
|
|
|
|
default:
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
case 0:
|
|
|
|
Reg = RISCV::V0;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
Inst.addOperand(MCOperand::createReg(Reg));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-12-07 20:50:32 +08:00
|
|
|
// Add implied SP operand for instructions *SP compressed instructions. The SP
|
|
|
|
// operand isn't explicitly encoded in the instruction.
|
|
|
|
static void addImplySP(MCInst &Inst, int64_t Address, const void *Decoder) {
|
2017-12-13 17:57:25 +08:00
|
|
|
if (Inst.getOpcode() == RISCV::C_LWSP || Inst.getOpcode() == RISCV::C_SWSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_LDSP || Inst.getOpcode() == RISCV::C_SDSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FLWSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FSWSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FLDSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_FSDSP ||
|
|
|
|
Inst.getOpcode() == RISCV::C_ADDI4SPN) {
|
2017-12-13 17:32:55 +08:00
|
|
|
DecodeGPRRegisterClass(Inst, 2, Address, Decoder);
|
|
|
|
}
|
2017-12-13 17:57:25 +08:00
|
|
|
if (Inst.getOpcode() == RISCV::C_ADDI16SP) {
|
2017-12-13 17:32:55 +08:00
|
|
|
DecodeGPRRegisterClass(Inst, 2, Address, Decoder);
|
2017-12-07 20:50:32 +08:00
|
|
|
DecodeGPRRegisterClass(Inst, 2, Address, Decoder);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
template <unsigned N>
|
|
|
|
static DecodeStatus decodeUImmOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address, const void *Decoder) {
|
|
|
|
assert(isUInt<N>(Imm) && "Invalid immediate");
|
2017-12-07 20:50:32 +08:00
|
|
|
addImplySP(Inst, Address, Decoder);
|
2017-09-17 22:36:28 +08:00
|
|
|
Inst.addOperand(MCOperand::createImm(Imm));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
[RISCV] Fix decoding of invalid instruction with C extension enabled.
Summary:
The illegal instruction 0x00 0x00 is being wrongly decoded as
c.addi4spn with 0 immediate.
The invalid instruction 0x01 0x61 is being wrongly decoded as
c.addi16sp with 0 immediate.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer
for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51815
llvm-svn: 342159
2018-09-14 02:21:19 +08:00
|
|
|
template <unsigned N>
|
|
|
|
static DecodeStatus decodeUImmNonZeroOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (Imm == 0)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
return decodeUImmOperand<N>(Inst, Imm, Address, Decoder);
|
|
|
|
}
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
template <unsigned N>
|
|
|
|
static DecodeStatus decodeSImmOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address, const void *Decoder) {
|
|
|
|
assert(isUInt<N>(Imm) && "Invalid immediate");
|
2017-12-13 17:32:55 +08:00
|
|
|
addImplySP(Inst, Address, Decoder);
|
2017-09-17 22:36:28 +08:00
|
|
|
// Sign-extend the number in the bottom N bits of Imm
|
|
|
|
Inst.addOperand(MCOperand::createImm(SignExtend64<N>(Imm)));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
template <unsigned N>
|
[RISCV] Fix decoding of invalid instruction with C extension enabled.
Summary:
The illegal instruction 0x00 0x00 is being wrongly decoded as
c.addi4spn with 0 immediate.
The invalid instruction 0x01 0x61 is being wrongly decoded as
c.addi16sp with 0 immediate.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer
for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51815
llvm-svn: 342159
2018-09-14 02:21:19 +08:00
|
|
|
static DecodeStatus decodeSImmNonZeroOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
if (Imm == 0)
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
return decodeSImmOperand<N>(Inst, Imm, Address, Decoder);
|
|
|
|
}
|
|
|
|
|
|
|
|
template <unsigned N>
|
2017-09-17 22:36:28 +08:00
|
|
|
static DecodeStatus decodeSImmOperandAndLsl1(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
assert(isUInt<N>(Imm) && "Invalid immediate");
|
|
|
|
// Sign-extend the number in the bottom N bits of Imm after accounting for
|
|
|
|
// the fact that the N bit immediate is stored in N-1 bits (the LSB is
|
|
|
|
// always zero)
|
|
|
|
Inst.addOperand(MCOperand::createImm(SignExtend64<N>(Imm << 1)));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2018-02-22 23:02:28 +08:00
|
|
|
static DecodeStatus decodeCLUIImmOperand(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
assert(isUInt<6>(Imm) && "Invalid immediate");
|
|
|
|
if (Imm > 31) {
|
|
|
|
Imm = (SignExtend64<6>(Imm) & 0xfffff);
|
|
|
|
}
|
|
|
|
Inst.addOperand(MCOperand::createImm(Imm));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
[RISCV] Fix crash in decoding instruction with unknown floating point rounding mode
Summary:
Instead of crashing in printFRMArg, decode and warn about invalid instruction.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer
for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51705
llvm-svn: 341691
2018-09-08 02:43:43 +08:00
|
|
|
static DecodeStatus decodeFRMArg(MCInst &Inst, uint64_t Imm,
|
|
|
|
int64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
assert(isUInt<3>(Imm) && "Invalid immediate");
|
|
|
|
if (!llvm::RISCVFPRndMode::isValidRoundingMode(Imm))
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
|
|
|
|
Inst.addOperand(MCOperand::createImm(Imm));
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2019-08-21 22:00:58 +08:00
|
|
|
static DecodeStatus decodeRVCInstrSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1UImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder);
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1Rs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder);
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
#include "RISCVGenDisassemblerTables.inc"
|
|
|
|
|
2019-08-21 22:00:58 +08:00
|
|
|
static DecodeStatus decodeRVCInstrSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder) {
|
|
|
|
uint64_t SImm6 =
|
|
|
|
fieldFromInstruction(Insn, 12, 1) << 5 | fieldFromInstruction(Insn, 2, 5);
|
2019-08-22 05:11:37 +08:00
|
|
|
DecodeStatus Result = decodeSImmOperand<6>(Inst, SImm6, Address, Decoder);
|
|
|
|
(void)Result;
|
|
|
|
assert(Result == MCDisassembler::Success && "Invalid immediate");
|
2019-08-21 22:00:58 +08:00
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdSImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
DecodeGPRRegisterClass(Inst, 0, Address, Decoder);
|
|
|
|
uint64_t SImm6 =
|
|
|
|
fieldFromInstruction(Insn, 12, 1) << 5 | fieldFromInstruction(Insn, 2, 5);
|
2019-08-22 05:11:37 +08:00
|
|
|
DecodeStatus Result = decodeSImmOperand<6>(Inst, SImm6, Address, Decoder);
|
|
|
|
(void)Result;
|
|
|
|
assert(Result == MCDisassembler::Success && "Invalid immediate");
|
2019-08-21 22:00:58 +08:00
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1UImm(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
DecodeGPRRegisterClass(Inst, 0, Address, Decoder);
|
|
|
|
Inst.addOperand(Inst.getOperand(0));
|
|
|
|
uint64_t UImm6 =
|
|
|
|
fieldFromInstruction(Insn, 12, 1) << 5 | fieldFromInstruction(Insn, 2, 5);
|
2019-08-22 05:11:37 +08:00
|
|
|
DecodeStatus Result = decodeUImmOperand<6>(Inst, UImm6, Address, Decoder);
|
|
|
|
(void)Result;
|
|
|
|
assert(Result == MCDisassembler::Success && "Invalid immediate");
|
2019-08-21 22:00:58 +08:00
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address, const void *Decoder) {
|
|
|
|
unsigned Rd = fieldFromInstruction(Insn, 7, 5);
|
|
|
|
unsigned Rs2 = fieldFromInstruction(Insn, 2, 5);
|
|
|
|
DecodeGPRRegisterClass(Inst, Rd, Address, Decoder);
|
|
|
|
DecodeGPRRegisterClass(Inst, Rs2, Address, Decoder);
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
|
|
|
static DecodeStatus decodeRVCInstrRdRs1Rs2(MCInst &Inst, unsigned Insn,
|
|
|
|
uint64_t Address,
|
|
|
|
const void *Decoder) {
|
|
|
|
unsigned Rd = fieldFromInstruction(Insn, 7, 5);
|
|
|
|
unsigned Rs2 = fieldFromInstruction(Insn, 2, 5);
|
|
|
|
DecodeGPRRegisterClass(Inst, Rd, Address, Decoder);
|
|
|
|
Inst.addOperand(Inst.getOperand(0));
|
|
|
|
DecodeGPRRegisterClass(Inst, Rs2, Address, Decoder);
|
|
|
|
return MCDisassembler::Success;
|
|
|
|
}
|
|
|
|
|
2017-09-17 22:36:28 +08:00
|
|
|
DecodeStatus RISCVDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
|
|
|
|
ArrayRef<uint8_t> Bytes,
|
|
|
|
uint64_t Address,
|
|
|
|
raw_ostream &CS) const {
|
2017-12-07 20:50:32 +08:00
|
|
|
// TODO: This will need modification when supporting instruction set
|
|
|
|
// extensions with instructions > 32-bits (up to 176 bits wide).
|
|
|
|
uint32_t Insn;
|
|
|
|
DecodeStatus Result;
|
|
|
|
|
|
|
|
// It's a 32 bit instruction if bit 0 and 1 are 1.
|
|
|
|
if ((Bytes[0] & 0x3) == 0x3) {
|
[RISCV] Fix AddressSanitizer heap-buffer-overflow in disassembling
Summary:
RISCVDisassembler should check number of bytes available before reading them.
Crash noticed when enabling -DLLVM_USE_SANITIZER=Address.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51708
llvm-svn: 341686
2018-09-08 02:23:19 +08:00
|
|
|
if (Bytes.size() < 4) {
|
|
|
|
Size = 0;
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2017-12-07 20:50:32 +08:00
|
|
|
Insn = support::endian::read32le(Bytes.data());
|
2018-05-14 20:53:11 +08:00
|
|
|
LLVM_DEBUG(dbgs() << "Trying RISCV32 table :\n");
|
2017-12-07 20:50:32 +08:00
|
|
|
Result = decodeInstruction(DecoderTable32, MI, Insn, Address, this, STI);
|
|
|
|
Size = 4;
|
|
|
|
} else {
|
[RISCV] Fix AddressSanitizer heap-buffer-overflow in disassembling
Summary:
RISCVDisassembler should check number of bytes available before reading them.
Crash noticed when enabling -DLLVM_USE_SANITIZER=Address.
This bug was uncovered by a LLVM MC Disassembler Protocol Buffer Fuzzer for the RISC-V assembly language.
Reviewers: asb
Reviewed By: asb
Subscribers: rbar, johnrusso, simoncook, sabuasal, niosHD, kito-cheng, shiva0217, zzheng, edward-jones, mgrang, rogfer01, MartinMosbeck, brucehoult, the_o, rkruppe, PkmX, jocewei, asb
Differential Revision: https://reviews.llvm.org/D51708
llvm-svn: 341686
2018-09-08 02:23:19 +08:00
|
|
|
if (Bytes.size() < 2) {
|
|
|
|
Size = 0;
|
|
|
|
return MCDisassembler::Fail;
|
|
|
|
}
|
2017-12-07 20:50:32 +08:00
|
|
|
Insn = support::endian::read16le(Bytes.data());
|
2017-12-13 17:32:55 +08:00
|
|
|
|
|
|
|
if (!STI.getFeatureBits()[RISCV::Feature64Bit]) {
|
2018-05-14 20:53:11 +08:00
|
|
|
LLVM_DEBUG(
|
|
|
|
dbgs() << "Trying RISCV32Only_16 table (16-bit Instruction):\n");
|
2017-12-13 17:32:55 +08:00
|
|
|
// Calling the auto-generated decoder function.
|
|
|
|
Result = decodeInstruction(DecoderTableRISCV32Only_16, MI, Insn, Address,
|
|
|
|
this, STI);
|
|
|
|
if (Result != MCDisassembler::Fail) {
|
|
|
|
Size = 2;
|
|
|
|
return Result;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-04-10 00:51:10 +08:00
|
|
|
if (STI.getFeatureBits()[RISCV::FeatureExtZbproposedc] &&
|
|
|
|
STI.getFeatureBits()[RISCV::FeatureStdExtC]) {
|
|
|
|
LLVM_DEBUG(
|
|
|
|
dbgs() << "Trying RVBC32 table (BitManip 16-bit Instruction):\n");
|
|
|
|
// Calling the auto-generated decoder function.
|
|
|
|
Result = decodeInstruction(DecoderTableRVBC16, MI, Insn, Address,
|
|
|
|
this, STI);
|
|
|
|
if (Result != MCDisassembler::Fail) {
|
|
|
|
Size = 2;
|
|
|
|
return Result;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-05-14 20:53:11 +08:00
|
|
|
LLVM_DEBUG(dbgs() << "Trying RISCV_C table (16-bit Instruction):\n");
|
2017-12-07 20:50:32 +08:00
|
|
|
// Calling the auto-generated decoder function.
|
|
|
|
Result = decodeInstruction(DecoderTable16, MI, Insn, Address, this, STI);
|
|
|
|
Size = 2;
|
2017-09-17 22:36:28 +08:00
|
|
|
}
|
|
|
|
|
2017-12-07 20:50:32 +08:00
|
|
|
return Result;
|
2017-09-17 22:36:28 +08:00
|
|
|
}
|