2008-08-13 01:42:33 +08:00
|
|
|
//===----- ScheduleDAGRRList.cpp - Reg pressure reduction list scheduler --===//
|
2006-05-12 07:55:42 +08:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-30 04:36:04 +08:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2006-05-12 07:55:42 +08:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This implements bottom-up and top-down register pressure reduction list
|
|
|
|
// schedulers, using standard algorithms. The basic approach uses a priority
|
|
|
|
// queue of available nodes to schedule. One at a time, nodes are taken from
|
|
|
|
// the priority queue (thus in priority order), checked for legality to
|
|
|
|
// schedule, and emitted if legal.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2006-08-02 20:30:23 +08:00
|
|
|
#include "llvm/CodeGen/SchedulerRegistry.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "ScheduleDAGSDNodes.h"
|
|
|
|
#include "llvm/ADT/STLExtras.h"
|
2007-09-25 09:54:36 +08:00
|
|
|
#include "llvm/ADT/SmallSet.h"
|
2006-05-12 07:55:42 +08:00
|
|
|
#include "llvm/ADT/Statistic.h"
|
2013-01-30 05:18:43 +08:00
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
|
|
|
|
#include "llvm/CodeGen/SelectionDAGISel.h"
|
2013-01-02 19:36:10 +08:00
|
|
|
#include "llvm/IR/DataLayout.h"
|
|
|
|
#include "llvm/IR/InlineAsm.h"
|
2010-04-07 13:20:54 +08:00
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2009-08-23 14:35:02 +08:00
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetLowering.h"
|
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
2014-08-05 05:25:23 +08:00
|
|
|
#include "llvm/Target/TargetSubtargetInfo.h"
|
2006-05-12 07:55:42 +08:00
|
|
|
#include <climits>
|
|
|
|
using namespace llvm;
|
|
|
|
|
2014-04-22 10:02:50 +08:00
|
|
|
#define DEBUG_TYPE "pre-RA-sched"
|
|
|
|
|
2008-03-26 01:10:29 +08:00
|
|
|
STATISTIC(NumBacktracks, "Number of times scheduler backtracked");
|
2007-10-05 09:39:18 +08:00
|
|
|
STATISTIC(NumUnfolds, "Number of nodes unfolded");
|
2007-09-27 15:09:03 +08:00
|
|
|
STATISTIC(NumDups, "Number of duplicated nodes");
|
2009-01-12 11:19:55 +08:00
|
|
|
STATISTIC(NumPRCopies, "Number of physical register copies");
|
2007-09-27 15:09:03 +08:00
|
|
|
|
2006-08-01 22:21:23 +08:00
|
|
|
static RegisterScheduler
|
|
|
|
burrListDAGScheduler("list-burr",
|
2008-10-15 04:25:08 +08:00
|
|
|
"Bottom-up register reduction list scheduling",
|
2006-08-01 22:21:23 +08:00
|
|
|
createBURRListDAGScheduler);
|
2010-01-23 18:26:57 +08:00
|
|
|
static RegisterScheduler
|
|
|
|
sourceListDAGScheduler("source",
|
|
|
|
"Similar to list-burr but schedules in source "
|
|
|
|
"order when possible",
|
|
|
|
createSourceListDAGScheduler);
|
2006-08-01 22:21:23 +08:00
|
|
|
|
2010-05-20 14:13:19 +08:00
|
|
|
static RegisterScheduler
|
2010-05-21 08:42:32 +08:00
|
|
|
hybridListDAGScheduler("list-hybrid",
|
2010-07-24 08:39:05 +08:00
|
|
|
"Bottom-up register pressure aware list scheduling "
|
|
|
|
"which tries to balance latency and register pressure",
|
2010-05-20 14:13:19 +08:00
|
|
|
createHybridListDAGScheduler);
|
|
|
|
|
2010-07-24 08:39:05 +08:00
|
|
|
static RegisterScheduler
|
|
|
|
ILPListDAGScheduler("list-ilp",
|
|
|
|
"Bottom-up register pressure aware list scheduling "
|
|
|
|
"which tries to balance ILP and register pressure",
|
|
|
|
createILPListDAGScheduler);
|
|
|
|
|
2011-01-21 13:51:33 +08:00
|
|
|
static cl::opt<bool> DisableSchedCycles(
|
2011-01-21 14:19:05 +08:00
|
|
|
"disable-sched-cycles", cl::Hidden, cl::init(false),
|
2011-01-21 13:51:33 +08:00
|
|
|
cl::desc("Disable cycle-level precision during preRA scheduling"));
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2011-03-05 16:00:22 +08:00
|
|
|
// Temporary sched=list-ilp flags until the heuristics are robust.
|
2011-04-14 13:15:06 +08:00
|
|
|
// Some options are also available under sched=list-hybrid.
|
2011-03-05 16:00:22 +08:00
|
|
|
static cl::opt<bool> DisableSchedRegPressure(
|
|
|
|
"disable-sched-reg-pressure", cl::Hidden, cl::init(false),
|
|
|
|
cl::desc("Disable regpressure priority in sched=list-ilp"));
|
|
|
|
static cl::opt<bool> DisableSchedLiveUses(
|
2011-03-06 08:03:32 +08:00
|
|
|
"disable-sched-live-uses", cl::Hidden, cl::init(true),
|
2011-03-05 16:00:22 +08:00
|
|
|
cl::desc("Disable live use priority in sched=list-ilp"));
|
2011-04-08 03:54:57 +08:00
|
|
|
static cl::opt<bool> DisableSchedVRegCycle(
|
|
|
|
"disable-sched-vrcycle", cl::Hidden, cl::init(false),
|
|
|
|
cl::desc("Disable virtual register cycle interference checks"));
|
2011-04-14 13:15:06 +08:00
|
|
|
static cl::opt<bool> DisableSchedPhysRegJoin(
|
|
|
|
"disable-sched-physreg-join", cl::Hidden, cl::init(false),
|
|
|
|
cl::desc("Disable physreg def-use affinity"));
|
2011-03-05 16:00:22 +08:00
|
|
|
static cl::opt<bool> DisableSchedStalls(
|
2011-03-06 08:03:32 +08:00
|
|
|
"disable-sched-stalls", cl::Hidden, cl::init(true),
|
2011-03-05 16:00:22 +08:00
|
|
|
cl::desc("Disable no-stall priority in sched=list-ilp"));
|
|
|
|
static cl::opt<bool> DisableSchedCriticalPath(
|
|
|
|
"disable-sched-critical-path", cl::Hidden, cl::init(false),
|
|
|
|
cl::desc("Disable critical path priority in sched=list-ilp"));
|
|
|
|
static cl::opt<bool> DisableSchedHeight(
|
|
|
|
"disable-sched-height", cl::Hidden, cl::init(false),
|
|
|
|
cl::desc("Disable scheduled-height priority in sched=list-ilp"));
|
2011-11-10 15:43:16 +08:00
|
|
|
static cl::opt<bool> Disable2AddrHack(
|
|
|
|
"disable-2addr-hack", cl::Hidden, cl::init(true),
|
|
|
|
cl::desc("Disable scheduler's two-address hack"));
|
2011-03-05 16:00:22 +08:00
|
|
|
|
|
|
|
static cl::opt<int> MaxReorderWindow(
|
|
|
|
"max-sched-reorder", cl::Hidden, cl::init(6),
|
|
|
|
cl::desc("Number of instructions to allow ahead of the critical path "
|
|
|
|
"in sched=list-ilp"));
|
|
|
|
|
|
|
|
static cl::opt<unsigned> AvgIPC(
|
|
|
|
"sched-avg-ipc", cl::Hidden, cl::init(1),
|
|
|
|
cl::desc("Average inst/cycle whan no target itinerary exists."));
|
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
namespace {
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
/// ScheduleDAGRRList - The actual register reduction list scheduler
|
|
|
|
/// implementation. This supports both top-down and bottom-up scheduling.
|
|
|
|
///
|
2009-10-25 14:33:48 +08:00
|
|
|
class ScheduleDAGRRList : public ScheduleDAGSDNodes {
|
2006-05-12 07:55:42 +08:00
|
|
|
private:
|
2010-05-20 14:13:19 +08:00
|
|
|
/// NeedLatency - True if the scheduler will make use of latency information.
|
|
|
|
///
|
|
|
|
bool NeedLatency;
|
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
/// AvailableQueue - The priority queue to use for the available SUnits.
|
|
|
|
SchedulingPriorityQueue *AvailableQueue;
|
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
/// PendingQueue - This contains all of the instructions whose operands have
|
|
|
|
/// been issued, but their results are not ready yet (due to the latency of
|
|
|
|
/// the operation). Once the operands becomes available, the instruction is
|
|
|
|
/// added to the AvailableQueue.
|
|
|
|
std::vector<SUnit*> PendingQueue;
|
|
|
|
|
|
|
|
/// HazardRec - The hazard recognizer to use.
|
|
|
|
ScheduleHazardRecognizer *HazardRec;
|
|
|
|
|
2010-12-23 13:42:20 +08:00
|
|
|
/// CurCycle - The current scheduler state corresponds to this cycle.
|
|
|
|
unsigned CurCycle;
|
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
/// MinAvailableCycle - Cycle of the soonest available instruction.
|
|
|
|
unsigned MinAvailableCycle;
|
|
|
|
|
2011-03-05 16:00:22 +08:00
|
|
|
/// IssueCount - Count instructions issued in this cycle
|
|
|
|
/// Currently valid only for bottom-up scheduling.
|
|
|
|
unsigned IssueCount;
|
|
|
|
|
2008-09-24 02:50:48 +08:00
|
|
|
/// LiveRegDefs - A set of physical registers and their definition
|
2007-09-25 09:54:36 +08:00
|
|
|
/// that are "live". These nodes must be scheduled before any other nodes that
|
|
|
|
/// modifies the registers can be scheduled.
|
2008-09-24 02:50:48 +08:00
|
|
|
unsigned NumLiveRegs;
|
2015-12-03 02:32:59 +08:00
|
|
|
std::unique_ptr<SUnit*[]> LiveRegDefs;
|
|
|
|
std::unique_ptr<SUnit*[]> LiveRegGens;
|
2007-09-25 09:54:36 +08:00
|
|
|
|
2013-02-26 03:11:48 +08:00
|
|
|
// Collect interferences between physical register use/defs.
|
|
|
|
// Each interference is an SUnit and set of physical registers.
|
|
|
|
SmallVector<SUnit*, 4> Interferences;
|
|
|
|
typedef DenseMap<SUnit*, SmallVector<unsigned, 4> > LRegsMapT;
|
|
|
|
LRegsMapT LRegsMap;
|
|
|
|
|
2008-11-25 08:52:40 +08:00
|
|
|
/// Topo - A topological ordering for SUnits which permits fast IsReachable
|
|
|
|
/// and similar queries.
|
|
|
|
ScheduleDAGTopologicalSort Topo;
|
|
|
|
|
2011-12-08 06:24:28 +08:00
|
|
|
// Hack to keep track of the inverse of FindCallSeqStart without more crazy
|
|
|
|
// DAG crawling.
|
|
|
|
DenseMap<SUnit*, SUnit*> CallSeqEndForStart;
|
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
public:
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
ScheduleDAGRRList(MachineFunction &mf, bool needlatency,
|
|
|
|
SchedulingPriorityQueue *availqueue,
|
|
|
|
CodeGenOpt::Level OptLevel)
|
2011-10-21 05:44:34 +08:00
|
|
|
: ScheduleDAGSDNodes(mf),
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
NeedLatency(needlatency), AvailableQueue(availqueue), CurCycle(0),
|
2014-04-14 08:51:57 +08:00
|
|
|
Topo(SUnits, nullptr) {
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2014-10-09 14:28:06 +08:00
|
|
|
const TargetSubtargetInfo &STI = mf.getSubtarget();
|
2011-01-21 13:51:33 +08:00
|
|
|
if (DisableSchedCycles || !NeedLatency)
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
HazardRec = new ScheduleHazardRecognizer();
|
2011-01-21 13:51:33 +08:00
|
|
|
else
|
2014-10-09 14:28:06 +08:00
|
|
|
HazardRec = STI.getInstrInfo()->CreateTargetHazardRecognizer(&STI, this);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
|
2015-04-11 10:11:45 +08:00
|
|
|
~ScheduleDAGRRList() override {
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
delete HazardRec;
|
2006-05-12 07:55:42 +08:00
|
|
|
delete AvailableQueue;
|
|
|
|
}
|
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void Schedule() override;
|
2006-05-12 07:55:42 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
ScheduleHazardRecognizer *getHazardRec() { return HazardRec; }
|
|
|
|
|
2008-03-26 19:23:38 +08:00
|
|
|
/// IsReachable - Checks if SU is reachable from TargetSU.
|
2008-11-25 08:52:40 +08:00
|
|
|
bool IsReachable(const SUnit *SU, const SUnit *TargetSU) {
|
|
|
|
return Topo.IsReachable(SU, TargetSU);
|
|
|
|
}
|
2008-03-26 17:18:09 +08:00
|
|
|
|
2009-01-30 03:49:27 +08:00
|
|
|
/// WillCreateCycle - Returns true if adding an edge from SU to TargetSU will
|
2008-03-26 17:18:09 +08:00
|
|
|
/// create a cycle.
|
2008-11-25 08:52:40 +08:00
|
|
|
bool WillCreateCycle(SUnit *SU, SUnit *TargetSU) {
|
|
|
|
return Topo.WillCreateCycle(SU, TargetSU);
|
|
|
|
}
|
2008-03-26 17:18:09 +08:00
|
|
|
|
2008-12-10 06:54:47 +08:00
|
|
|
/// AddPred - adds a predecessor edge to SUnit SU.
|
2008-03-26 19:23:38 +08:00
|
|
|
/// This returns true if this is a new predecessor.
|
|
|
|
/// Updates the topological ordering if required.
|
2008-12-16 09:00:55 +08:00
|
|
|
void AddPred(SUnit *SU, const SDep &D) {
|
2008-12-10 06:54:47 +08:00
|
|
|
Topo.AddPred(SU, D.getSUnit());
|
2008-12-16 09:00:55 +08:00
|
|
|
SU->addPred(D);
|
2008-11-25 08:52:40 +08:00
|
|
|
}
|
2008-03-26 17:18:09 +08:00
|
|
|
|
2008-12-10 06:54:47 +08:00
|
|
|
/// RemovePred - removes a predecessor edge from SUnit SU.
|
|
|
|
/// This returns true if an edge was removed.
|
|
|
|
/// Updates the topological ordering if required.
|
2008-12-16 09:00:55 +08:00
|
|
|
void RemovePred(SUnit *SU, const SDep &D) {
|
2008-12-10 06:54:47 +08:00
|
|
|
Topo.RemovePred(SU, D.getSUnit());
|
2008-12-16 09:00:55 +08:00
|
|
|
SU->removePred(D);
|
2008-11-25 08:52:40 +08:00
|
|
|
}
|
2008-03-26 17:18:09 +08:00
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
private:
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
bool isReady(SUnit *SU) {
|
2011-01-21 13:51:33 +08:00
|
|
|
return DisableSchedCycles || !AvailableQueue->hasReadyFilter() ||
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
AvailableQueue->isReady(SU);
|
|
|
|
}
|
|
|
|
|
2009-01-30 03:49:27 +08:00
|
|
|
void ReleasePred(SUnit *SU, const SDep *PredEdge);
|
2010-12-23 12:16:14 +08:00
|
|
|
void ReleasePredecessors(SUnit *SU);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
void ReleasePending();
|
|
|
|
void AdvanceToCycle(unsigned NextCycle);
|
|
|
|
void AdvancePastStalls(SUnit *SU);
|
|
|
|
void EmitNode(SUnit *SU);
|
2010-12-23 13:42:20 +08:00
|
|
|
void ScheduleNodeBottomUp(SUnit*);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
void CapturePred(SDep *PredEdge);
|
2007-09-27 05:36:17 +08:00
|
|
|
void UnscheduleNodeBottomUp(SUnit*);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
void RestoreHazardCheckerBottomUp();
|
|
|
|
void BacktrackBottomUp(SUnit*, SUnit*);
|
2007-09-27 05:36:17 +08:00
|
|
|
SUnit *CopyAndMoveSuccessors(SUnit*);
|
2009-01-12 11:19:55 +08:00
|
|
|
void InsertCopiesAndMoveSuccs(SUnit*, unsigned,
|
|
|
|
const TargetRegisterClass*,
|
|
|
|
const TargetRegisterClass*,
|
2013-07-14 12:42:23 +08:00
|
|
|
SmallVectorImpl<SUnit*>&);
|
|
|
|
bool DelayForLiveRegsBottomUp(SUnit*, SmallVectorImpl<unsigned>&);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2013-02-26 03:11:48 +08:00
|
|
|
void releaseInterferences(unsigned Reg = 0);
|
|
|
|
|
2010-12-23 13:42:20 +08:00
|
|
|
SUnit *PickNodeToScheduleBottomUp();
|
2006-05-12 07:55:42 +08:00
|
|
|
void ListScheduleBottomUp();
|
2008-03-26 17:18:09 +08:00
|
|
|
|
|
|
|
/// CreateNewSUnit - Creates a new SUnit and returns a pointer to it.
|
2008-03-26 19:23:38 +08:00
|
|
|
/// Updates the topological ordering if required.
|
2008-03-26 17:18:09 +08:00
|
|
|
SUnit *CreateNewSUnit(SDNode *N) {
|
2008-11-25 08:52:40 +08:00
|
|
|
unsigned NumSUnits = SUnits.size();
|
2012-03-08 07:00:49 +08:00
|
|
|
SUnit *NewNode = newSUnit(N);
|
2008-03-26 19:23:38 +08:00
|
|
|
// Update the topological ordering.
|
2008-11-25 08:52:40 +08:00
|
|
|
if (NewNode->NodeNum >= NumSUnits)
|
|
|
|
Topo.InitDAGTopologicalSorting();
|
2008-03-26 17:18:09 +08:00
|
|
|
return NewNode;
|
|
|
|
}
|
|
|
|
|
2008-03-26 19:23:38 +08:00
|
|
|
/// CreateClone - Creates a new SUnit from an existing one.
|
|
|
|
/// Updates the topological ordering if required.
|
2008-03-26 17:18:09 +08:00
|
|
|
SUnit *CreateClone(SUnit *N) {
|
2008-11-25 08:52:40 +08:00
|
|
|
unsigned NumSUnits = SUnits.size();
|
2008-03-26 17:18:09 +08:00
|
|
|
SUnit *NewNode = Clone(N);
|
2008-03-26 19:23:38 +08:00
|
|
|
// Update the topological ordering.
|
2008-11-25 08:52:40 +08:00
|
|
|
if (NewNode->NodeNum >= NumSUnits)
|
|
|
|
Topo.InitDAGTopologicalSorting();
|
2008-03-26 17:18:09 +08:00
|
|
|
return NewNode;
|
|
|
|
}
|
2008-12-16 11:25:46 +08:00
|
|
|
|
2012-03-08 07:00:49 +08:00
|
|
|
/// forceUnitLatencies - Register-pressure-reducing scheduling doesn't
|
2010-05-20 14:13:19 +08:00
|
|
|
/// need actual latency information but the hybrid scheduler does.
|
2014-03-08 14:31:39 +08:00
|
|
|
bool forceUnitLatencies() const override {
|
2010-05-20 14:13:19 +08:00
|
|
|
return !NeedLatency;
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
2011-06-16 07:35:18 +08:00
|
|
|
/// GetCostForDef - Looks up the register class and cost for a given definition.
|
|
|
|
/// Typically this just means looking up the representative register class,
|
2011-11-16 09:02:57 +08:00
|
|
|
/// but for untyped values (MVT::Untyped) it means inspecting the node's
|
2011-06-16 07:35:18 +08:00
|
|
|
/// opcode to determine what register class is being generated.
|
|
|
|
static void GetCostForDef(const ScheduleDAGSDNodes::RegDefIter &RegDefPos,
|
|
|
|
const TargetLowering *TLI,
|
|
|
|
const TargetInstrInfo *TII,
|
|
|
|
const TargetRegisterInfo *TRI,
|
2012-05-08 06:10:26 +08:00
|
|
|
unsigned &RegClass, unsigned &Cost,
|
|
|
|
const MachineFunction &MF) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = RegDefPos.GetValue();
|
2011-06-16 07:35:18 +08:00
|
|
|
|
|
|
|
// Special handling for untyped values. These values can only come from
|
|
|
|
// the expansion of custom DAG-to-DAG patterns.
|
2011-11-16 09:02:57 +08:00
|
|
|
if (VT == MVT::Untyped) {
|
2011-06-22 06:54:23 +08:00
|
|
|
const SDNode *Node = RegDefPos.GetNode();
|
|
|
|
|
2013-01-30 05:18:43 +08:00
|
|
|
// Special handling for CopyFromReg of untyped values.
|
|
|
|
if (!Node->isMachineOpcode() && Node->getOpcode() == ISD::CopyFromReg) {
|
|
|
|
unsigned Reg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
|
|
|
|
const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(Reg);
|
|
|
|
RegClass = RC->getID();
|
|
|
|
Cost = 1;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned Opcode = Node->getMachineOpcode();
|
2011-06-22 06:54:23 +08:00
|
|
|
if (Opcode == TargetOpcode::REG_SEQUENCE) {
|
|
|
|
unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
|
|
|
|
const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
|
|
|
|
RegClass = RC->getID();
|
|
|
|
Cost = 1;
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2011-06-16 07:35:18 +08:00
|
|
|
unsigned Idx = RegDefPos.GetIdx();
|
2011-06-29 03:10:37 +08:00
|
|
|
const MCInstrDesc Desc = TII->get(Opcode);
|
2012-05-08 06:10:26 +08:00
|
|
|
const TargetRegisterClass *RC = TII->getRegClass(Desc, Idx, TRI, MF);
|
2011-06-16 07:35:18 +08:00
|
|
|
RegClass = RC->getID();
|
|
|
|
// FIXME: Cost arbitrarily set to 1 because there doesn't seem to be a
|
|
|
|
// better way to determine it.
|
|
|
|
Cost = 1;
|
|
|
|
} else {
|
|
|
|
RegClass = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
Cost = TLI->getRepRegClassCostFor(VT);
|
|
|
|
}
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
|
|
|
|
/// Schedule - Schedule the DAG using list scheduling.
|
|
|
|
void ScheduleDAGRRList::Schedule() {
|
2010-07-21 14:09:07 +08:00
|
|
|
DEBUG(dbgs()
|
|
|
|
<< "********** List Scheduling BB#" << BB->getNumber()
|
Avoiding overly aggressive latency scheduling. If the two nodes share an
operand and one of them has a single use that is a live out copy, favor the
one that is live out. Otherwise it will be difficult to eliminate the copy
if the instruction is a loop induction variable update. e.g.
BB:
sub r1, r3, #1
str r0, [r2, r3]
mov r3, r1
cmp
bne BB
=>
BB:
str r0, [r2, r3]
sub r3, r3, #1
cmp
bne BB
This fixed the recent 256.bzip2 regression.
llvm-svn: 117675
2010-10-30 02:09:28 +08:00
|
|
|
<< " '" << BB->getName() << "' **********\n");
|
2007-09-25 09:54:36 +08:00
|
|
|
|
2010-12-23 13:42:20 +08:00
|
|
|
CurCycle = 0;
|
2011-03-05 16:00:22 +08:00
|
|
|
IssueCount = 0;
|
2011-01-21 13:51:33 +08:00
|
|
|
MinAvailableCycle = DisableSchedCycles ? 0 : UINT_MAX;
|
2008-09-24 02:50:48 +08:00
|
|
|
NumLiveRegs = 0;
|
2011-11-04 05:49:52 +08:00
|
|
|
// Allocate slots for each physical register, plus one for a special register
|
|
|
|
// to track the virtual resource of a calling sequence.
|
2015-12-03 02:32:59 +08:00
|
|
|
LiveRegDefs.reset(new SUnit*[TRI->getNumRegs() + 1]());
|
|
|
|
LiveRegGens.reset(new SUnit*[TRI->getNumRegs() + 1]());
|
2011-12-08 06:24:28 +08:00
|
|
|
CallSeqEndForStart.clear();
|
2013-02-26 03:11:48 +08:00
|
|
|
assert(Interferences.empty() && LRegsMap.empty() && "stale Interferences");
|
2007-09-25 09:54:36 +08:00
|
|
|
|
2008-12-24 02:36:58 +08:00
|
|
|
// Build the scheduling graph.
|
2014-04-14 08:51:57 +08:00
|
|
|
BuildSchedGraph(nullptr);
|
2006-05-12 07:55:42 +08:00
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
DEBUG(for (SUnit &SU : SUnits)
|
|
|
|
SU.dumpAll(this));
|
2008-11-25 08:52:40 +08:00
|
|
|
Topo.InitDAGTopologicalSorting();
|
2006-05-12 07:55:42 +08:00
|
|
|
|
2008-06-22 03:18:17 +08:00
|
|
|
AvailableQueue->initNodes(SUnits);
|
2010-12-22 06:25:04 +08:00
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
HazardRec->Reset();
|
|
|
|
|
2011-10-21 05:44:34 +08:00
|
|
|
// Execute the actual scheduling loop.
|
|
|
|
ListScheduleBottomUp();
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
AvailableQueue->releaseState();
|
2012-03-07 13:21:40 +08:00
|
|
|
|
|
|
|
DEBUG({
|
|
|
|
dbgs() << "*** Final schedule ***\n";
|
|
|
|
dumpSchedule();
|
|
|
|
dbgs() << '\n';
|
|
|
|
});
|
2006-05-12 09:58:24 +08:00
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Bottom-Up Scheduling
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. Add it to
|
2007-08-21 03:28:38 +08:00
|
|
|
/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
|
2009-01-30 03:49:27 +08:00
|
|
|
void ScheduleDAGRRList::ReleasePred(SUnit *SU, const SDep *PredEdge) {
|
2008-12-10 06:54:47 +08:00
|
|
|
SUnit *PredSU = PredEdge->getSUnit();
|
2009-10-01 04:43:07 +08:00
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
#ifndef NDEBUG
|
2009-10-01 04:43:07 +08:00
|
|
|
if (PredSU->NumSuccsLeft == 0) {
|
2010-01-05 09:24:54 +08:00
|
|
|
dbgs() << "*** Scheduling failed! ***\n";
|
2008-11-18 10:06:40 +08:00
|
|
|
PredSU->dump(this);
|
2010-01-05 09:24:54 +08:00
|
|
|
dbgs() << " has been released too many times!\n";
|
2014-04-14 08:51:57 +08:00
|
|
|
llvm_unreachable(nullptr);
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
#endif
|
2009-10-01 04:43:07 +08:00
|
|
|
--PredSU->NumSuccsLeft;
|
|
|
|
|
2012-03-08 07:00:49 +08:00
|
|
|
if (!forceUnitLatencies()) {
|
2010-05-20 14:13:19 +08:00
|
|
|
// Updating predecessor's height. This is now the cycle when the
|
|
|
|
// predecessor can be scheduled without causing a pipeline stall.
|
|
|
|
PredSU->setHeightToAtLeast(SU->getHeight() + PredEdge->getLatency());
|
|
|
|
}
|
|
|
|
|
2009-02-11 07:27:53 +08:00
|
|
|
// If all the node's successors are scheduled, this node is ready
|
|
|
|
// to be scheduled. Ignore the special EntrySU node.
|
|
|
|
if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU) {
|
2008-04-15 09:22:18 +08:00
|
|
|
PredSU->isAvailable = true;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
|
|
|
unsigned Height = PredSU->getHeight();
|
|
|
|
if (Height < MinAvailableCycle)
|
|
|
|
MinAvailableCycle = Height;
|
|
|
|
|
2011-03-04 10:03:45 +08:00
|
|
|
if (isReady(PredSU)) {
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
AvailableQueue->push(PredSU);
|
|
|
|
}
|
|
|
|
// CapturePred and others may have left the node in the pending queue, avoid
|
|
|
|
// adding it twice.
|
|
|
|
else if (!PredSU->isPending) {
|
|
|
|
PredSU->isPending = true;
|
|
|
|
PendingQueue.push_back(PredSU);
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-04 05:49:52 +08:00
|
|
|
/// IsChainDependent - Test if Outer is reachable from Inner through
|
|
|
|
/// chain dependencies.
|
|
|
|
static bool IsChainDependent(SDNode *Outer, SDNode *Inner,
|
|
|
|
unsigned NestLevel,
|
|
|
|
const TargetInstrInfo *TII) {
|
|
|
|
SDNode *N = Outer;
|
|
|
|
for (;;) {
|
|
|
|
if (N == Inner)
|
|
|
|
return true;
|
|
|
|
// For a TokenFactor, examine each operand. There may be multiple ways
|
|
|
|
// to get to the CALLSEQ_BEGIN, but we need to find the path with the
|
|
|
|
// most nesting in order to ensure that we find the corresponding match.
|
|
|
|
if (N->getOpcode() == ISD::TokenFactor) {
|
2015-06-27 03:18:49 +08:00
|
|
|
for (const SDValue &Op : N->op_values())
|
|
|
|
if (IsChainDependent(Op.getNode(), Inner, NestLevel, TII))
|
2011-11-04 05:49:52 +08:00
|
|
|
return true;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
// Check for a lowered CALLSEQ_BEGIN or CALLSEQ_END.
|
|
|
|
if (N->isMachineOpcode()) {
|
|
|
|
if (N->getMachineOpcode() ==
|
|
|
|
(unsigned)TII->getCallFrameDestroyOpcode()) {
|
|
|
|
++NestLevel;
|
|
|
|
} else if (N->getMachineOpcode() ==
|
|
|
|
(unsigned)TII->getCallFrameSetupOpcode()) {
|
|
|
|
if (NestLevel == 0)
|
|
|
|
return false;
|
|
|
|
--NestLevel;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
// Otherwise, find the chain and continue climbing.
|
2015-06-27 03:18:49 +08:00
|
|
|
for (const SDValue &Op : N->op_values())
|
|
|
|
if (Op.getValueType() == MVT::Other) {
|
|
|
|
N = Op.getNode();
|
2011-11-04 05:49:52 +08:00
|
|
|
goto found_chain_operand;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
found_chain_operand:;
|
|
|
|
if (N->getOpcode() == ISD::EntryToken)
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// FindCallSeqStart - Starting from the (lowered) CALLSEQ_END node, locate
|
|
|
|
/// the corresponding (lowered) CALLSEQ_BEGIN node.
|
|
|
|
///
|
|
|
|
/// NestLevel and MaxNested are used in recursion to indcate the current level
|
|
|
|
/// of nesting of CALLSEQ_BEGIN and CALLSEQ_END pairs, as well as the maximum
|
|
|
|
/// level seen so far.
|
|
|
|
///
|
|
|
|
/// TODO: It would be better to give CALLSEQ_END an explicit operand to point
|
|
|
|
/// to the corresponding CALLSEQ_BEGIN to avoid needing to search for it.
|
|
|
|
static SDNode *
|
|
|
|
FindCallSeqStart(SDNode *N, unsigned &NestLevel, unsigned &MaxNest,
|
|
|
|
const TargetInstrInfo *TII) {
|
|
|
|
for (;;) {
|
|
|
|
// For a TokenFactor, examine each operand. There may be multiple ways
|
|
|
|
// to get to the CALLSEQ_BEGIN, but we need to find the path with the
|
|
|
|
// most nesting in order to ensure that we find the corresponding match.
|
|
|
|
if (N->getOpcode() == ISD::TokenFactor) {
|
2014-04-14 08:51:57 +08:00
|
|
|
SDNode *Best = nullptr;
|
2011-11-04 05:49:52 +08:00
|
|
|
unsigned BestMaxNest = MaxNest;
|
2015-06-27 03:18:49 +08:00
|
|
|
for (const SDValue &Op : N->op_values()) {
|
2011-11-04 05:49:52 +08:00
|
|
|
unsigned MyNestLevel = NestLevel;
|
|
|
|
unsigned MyMaxNest = MaxNest;
|
2015-06-27 03:18:49 +08:00
|
|
|
if (SDNode *New = FindCallSeqStart(Op.getNode(),
|
2011-11-04 05:49:52 +08:00
|
|
|
MyNestLevel, MyMaxNest, TII))
|
|
|
|
if (!Best || (MyMaxNest > BestMaxNest)) {
|
|
|
|
Best = New;
|
|
|
|
BestMaxNest = MyMaxNest;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
assert(Best);
|
|
|
|
MaxNest = BestMaxNest;
|
|
|
|
return Best;
|
|
|
|
}
|
|
|
|
// Check for a lowered CALLSEQ_BEGIN or CALLSEQ_END.
|
|
|
|
if (N->isMachineOpcode()) {
|
|
|
|
if (N->getMachineOpcode() ==
|
|
|
|
(unsigned)TII->getCallFrameDestroyOpcode()) {
|
|
|
|
++NestLevel;
|
|
|
|
MaxNest = std::max(MaxNest, NestLevel);
|
|
|
|
} else if (N->getMachineOpcode() ==
|
|
|
|
(unsigned)TII->getCallFrameSetupOpcode()) {
|
|
|
|
assert(NestLevel != 0);
|
|
|
|
--NestLevel;
|
|
|
|
if (NestLevel == 0)
|
|
|
|
return N;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
// Otherwise, find the chain and continue climbing.
|
2015-06-27 03:18:49 +08:00
|
|
|
for (const SDValue &Op : N->op_values())
|
|
|
|
if (Op.getValueType() == MVT::Other) {
|
|
|
|
N = Op.getNode();
|
2011-11-04 05:49:52 +08:00
|
|
|
goto found_chain_operand;
|
|
|
|
}
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2011-11-04 05:49:52 +08:00
|
|
|
found_chain_operand:;
|
|
|
|
if (N->getOpcode() == ISD::EntryToken)
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2011-11-04 05:49:52 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-12-23 11:15:51 +08:00
|
|
|
/// Call ReleasePred for each predecessor, then update register live def/gen.
|
|
|
|
/// Always update LiveRegDefs for a register dependence even if the current SU
|
|
|
|
/// also defines the register. This effectively create one large live range
|
|
|
|
/// across a sequence of two-address node. This is important because the
|
|
|
|
/// entire chain must be scheduled together. Example:
|
|
|
|
///
|
|
|
|
/// flags = (3) add
|
|
|
|
/// flags = (2) addc flags
|
|
|
|
/// flags = (1) addc flags
|
|
|
|
///
|
|
|
|
/// results in
|
|
|
|
///
|
|
|
|
/// LiveRegDefs[flags] = 3
|
2010-12-23 12:16:14 +08:00
|
|
|
/// LiveRegGens[flags] = 1
|
2010-12-23 11:15:51 +08:00
|
|
|
///
|
|
|
|
/// If (2) addc is unscheduled, then (1) addc must also be unscheduled to avoid
|
|
|
|
/// interference on flags.
|
2010-12-23 12:16:14 +08:00
|
|
|
void ScheduleDAGRRList::ReleasePredecessors(SUnit *SU) {
|
2006-05-12 07:55:42 +08:00
|
|
|
// Bottom up: release predecessors
|
2006-08-17 08:09:56 +08:00
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
2007-09-25 09:54:36 +08:00
|
|
|
I != E; ++I) {
|
2008-12-10 06:54:47 +08:00
|
|
|
ReleasePred(SU, &*I);
|
|
|
|
if (I->isAssignedRegDep()) {
|
2007-09-25 09:54:36 +08:00
|
|
|
// This is a physical register dependency and it's impossible or
|
2010-12-22 06:25:04 +08:00
|
|
|
// expensive to copy the register. Make sure nothing that can
|
2007-09-25 09:54:36 +08:00
|
|
|
// clobber the register is scheduled between the predecessor and
|
|
|
|
// this node.
|
2010-12-23 12:16:14 +08:00
|
|
|
SUnit *RegDef = LiveRegDefs[I->getReg()]; (void)RegDef;
|
2010-12-23 11:15:51 +08:00
|
|
|
assert((!RegDef || RegDef == SU || RegDef == I->getSUnit()) &&
|
|
|
|
"interference on register dependence");
|
2010-12-23 12:16:14 +08:00
|
|
|
LiveRegDefs[I->getReg()] = I->getSUnit();
|
|
|
|
if (!LiveRegGens[I->getReg()]) {
|
2008-09-24 02:50:48 +08:00
|
|
|
++NumLiveRegs;
|
2010-12-23 12:16:14 +08:00
|
|
|
LiveRegGens[I->getReg()] = SU;
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2011-11-04 05:49:52 +08:00
|
|
|
|
|
|
|
// If we're scheduling a lowered CALLSEQ_END, find the corresponding
|
|
|
|
// CALLSEQ_BEGIN. Inject an artificial physical register dependence between
|
|
|
|
// these nodes, to prevent other calls from being interscheduled with them.
|
|
|
|
unsigned CallResource = TRI->getNumRegs();
|
|
|
|
if (!LiveRegDefs[CallResource])
|
|
|
|
for (SDNode *Node = SU->getNode(); Node; Node = Node->getGluedNode())
|
|
|
|
if (Node->isMachineOpcode() &&
|
|
|
|
Node->getMachineOpcode() == (unsigned)TII->getCallFrameDestroyOpcode()) {
|
|
|
|
unsigned NestLevel = 0;
|
|
|
|
unsigned MaxNest = 0;
|
|
|
|
SDNode *N = FindCallSeqStart(Node, NestLevel, MaxNest, TII);
|
|
|
|
|
|
|
|
SUnit *Def = &SUnits[N->getNodeId()];
|
2011-12-08 06:24:28 +08:00
|
|
|
CallSeqEndForStart[Def] = SU;
|
|
|
|
|
2011-11-04 05:49:52 +08:00
|
|
|
++NumLiveRegs;
|
|
|
|
LiveRegDefs[CallResource] = Def;
|
|
|
|
LiveRegGens[CallResource] = SU;
|
|
|
|
break;
|
|
|
|
}
|
2009-02-11 07:27:53 +08:00
|
|
|
}
|
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
/// Check to see if any of the pending instructions are ready to issue. If
|
|
|
|
/// so, add them to the available queue.
|
|
|
|
void ScheduleDAGRRList::ReleasePending() {
|
2011-01-21 13:51:33 +08:00
|
|
|
if (DisableSchedCycles) {
|
2010-12-24 15:10:19 +08:00
|
|
|
assert(PendingQueue.empty() && "pending instrs not allowed in this mode");
|
|
|
|
return;
|
|
|
|
}
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
|
|
|
// If the available queue is empty, it is safe to reset MinAvailableCycle.
|
|
|
|
if (AvailableQueue->empty())
|
|
|
|
MinAvailableCycle = UINT_MAX;
|
|
|
|
|
|
|
|
// Check to see if any of the pending instructions are ready to issue. If
|
|
|
|
// so, add them to the available queue.
|
|
|
|
for (unsigned i = 0, e = PendingQueue.size(); i != e; ++i) {
|
2011-10-21 05:44:34 +08:00
|
|
|
unsigned ReadyCycle = PendingQueue[i]->getHeight();
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
if (ReadyCycle < MinAvailableCycle)
|
|
|
|
MinAvailableCycle = ReadyCycle;
|
|
|
|
|
|
|
|
if (PendingQueue[i]->isAvailable) {
|
|
|
|
if (!isReady(PendingQueue[i]))
|
|
|
|
continue;
|
|
|
|
AvailableQueue->push(PendingQueue[i]);
|
|
|
|
}
|
|
|
|
PendingQueue[i]->isPending = false;
|
|
|
|
PendingQueue[i] = PendingQueue.back();
|
|
|
|
PendingQueue.pop_back();
|
|
|
|
--i; --e;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Move the scheduler state forward by the specified number of Cycles.
|
|
|
|
void ScheduleDAGRRList::AdvanceToCycle(unsigned NextCycle) {
|
|
|
|
if (NextCycle <= CurCycle)
|
|
|
|
return;
|
|
|
|
|
2011-03-05 16:00:22 +08:00
|
|
|
IssueCount = 0;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
AvailableQueue->setCurCycle(NextCycle);
|
2011-01-21 13:51:33 +08:00
|
|
|
if (!HazardRec->isEnabled()) {
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
// Bypass lots of virtual calls in case of long latency.
|
|
|
|
CurCycle = NextCycle;
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
for (; CurCycle != NextCycle; ++CurCycle) {
|
2011-10-21 05:44:34 +08:00
|
|
|
HazardRec->RecedeCycle();
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
// FIXME: Instead of visiting the pending Q each time, set a dirty flag on the
|
|
|
|
// available Q to release pending nodes at least once before popping.
|
|
|
|
ReleasePending();
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Move the scheduler state forward until the specified node's dependents are
|
|
|
|
/// ready and can be scheduled with no resource conflicts.
|
|
|
|
void ScheduleDAGRRList::AdvancePastStalls(SUnit *SU) {
|
2011-01-21 13:51:33 +08:00
|
|
|
if (DisableSchedCycles)
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
return;
|
|
|
|
|
2011-04-13 08:38:32 +08:00
|
|
|
// FIXME: Nodes such as CopyFromReg probably should not advance the current
|
|
|
|
// cycle. Otherwise, we can wrongly mask real stalls. If the non-machine node
|
|
|
|
// has predecessors the cycle will be advanced when they are scheduled.
|
|
|
|
// But given the crude nature of modeling latency though such nodes, we
|
|
|
|
// currently need to treat these nodes like real instructions.
|
|
|
|
// if (!SU->getNode() || !SU->getNode()->isMachineOpcode()) return;
|
|
|
|
|
2011-10-21 05:44:34 +08:00
|
|
|
unsigned ReadyCycle = SU->getHeight();
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
|
|
|
// Bump CurCycle to account for latency. We assume the latency of other
|
|
|
|
// available instructions may be hidden by the stall (not a full pipe stall).
|
|
|
|
// This updates the hazard recognizer's cycle before reserving resources for
|
|
|
|
// this instruction.
|
|
|
|
AdvanceToCycle(ReadyCycle);
|
|
|
|
|
|
|
|
// Calls are scheduled in their preceding cycle, so don't conflict with
|
|
|
|
// hazards from instructions after the call. EmitNode will reset the
|
|
|
|
// scoreboard state before emitting the call.
|
2011-10-21 05:44:34 +08:00
|
|
|
if (SU->isCall)
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
// FIXME: For resource conflicts in very long non-pipelined stages, we
|
|
|
|
// should probably skip ahead here to avoid useless scoreboard checks.
|
|
|
|
int Stalls = 0;
|
|
|
|
while (true) {
|
|
|
|
ScheduleHazardRecognizer::HazardType HT =
|
2011-10-21 05:44:34 +08:00
|
|
|
HazardRec->getHazardType(SU, -Stalls);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
|
|
|
if (HT == ScheduleHazardRecognizer::NoHazard)
|
|
|
|
break;
|
|
|
|
|
|
|
|
++Stalls;
|
|
|
|
}
|
|
|
|
AdvanceToCycle(CurCycle + Stalls);
|
|
|
|
}
|
|
|
|
|
|
|
|
/// Record this SUnit in the HazardRecognizer.
|
|
|
|
/// Does not update CurCycle.
|
|
|
|
void ScheduleDAGRRList::EmitNode(SUnit *SU) {
|
2011-01-21 13:51:33 +08:00
|
|
|
if (!HazardRec->isEnabled())
|
2010-12-24 14:46:50 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
// Check for phys reg copy.
|
|
|
|
if (!SU->getNode())
|
|
|
|
return;
|
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
switch (SU->getNode()->getOpcode()) {
|
|
|
|
default:
|
|
|
|
assert(SU->getNode()->isMachineOpcode() &&
|
|
|
|
"This target-independent node should not be scheduled.");
|
|
|
|
break;
|
|
|
|
case ISD::MERGE_VALUES:
|
|
|
|
case ISD::TokenFactor:
|
2012-09-06 17:17:37 +08:00
|
|
|
case ISD::LIFETIME_START:
|
|
|
|
case ISD::LIFETIME_END:
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
case ISD::CopyToReg:
|
|
|
|
case ISD::CopyFromReg:
|
|
|
|
case ISD::EH_LABEL:
|
|
|
|
// Noops don't affect the scoreboard state. Copies are likely to be
|
|
|
|
// removed.
|
|
|
|
return;
|
|
|
|
case ISD::INLINEASM:
|
|
|
|
// For inline asm, clear the pipeline state.
|
|
|
|
HazardRec->Reset();
|
|
|
|
return;
|
|
|
|
}
|
2011-10-21 05:44:34 +08:00
|
|
|
if (SU->isCall) {
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
// Calls are scheduled with their preceding instructions. For bottom-up
|
|
|
|
// scheduling, clear the pipeline state before emitting.
|
|
|
|
HazardRec->Reset();
|
|
|
|
}
|
|
|
|
|
|
|
|
HazardRec->EmitInstruction(SU);
|
|
|
|
}
|
|
|
|
|
2011-04-13 08:38:32 +08:00
|
|
|
static void resetVRegCycle(SUnit *SU);
|
|
|
|
|
2009-02-11 07:27:53 +08:00
|
|
|
/// ScheduleNodeBottomUp - Add the node to the schedule. Decrement the pending
|
|
|
|
/// count of its predecessors. If a predecessor pending count is zero, add it to
|
|
|
|
/// the Available queue.
|
2010-12-23 13:42:20 +08:00
|
|
|
void ScheduleDAGRRList::ScheduleNodeBottomUp(SUnit *SU) {
|
2011-04-13 04:14:07 +08:00
|
|
|
DEBUG(dbgs() << "\n*** Scheduling [" << CurCycle << "]: ");
|
2009-02-11 07:27:53 +08:00
|
|
|
DEBUG(SU->dump(this));
|
|
|
|
|
2010-05-20 14:13:19 +08:00
|
|
|
#ifndef NDEBUG
|
|
|
|
if (CurCycle < SU->getHeight())
|
2011-04-13 08:38:32 +08:00
|
|
|
DEBUG(dbgs() << " Height [" << SU->getHeight()
|
|
|
|
<< "] pipeline stall!\n");
|
2010-05-20 14:13:19 +08:00
|
|
|
#endif
|
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
// FIXME: Do not modify node height. It may interfere with
|
|
|
|
// backtracking. Instead add a "ready cycle" to SUnit. Before scheduling the
|
2011-03-22 02:06:21 +08:00
|
|
|
// node its ready cycle can aid heuristics, and after scheduling it can
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
// indicate the scheduled cycle.
|
2009-02-11 07:27:53 +08:00
|
|
|
SU->setHeightToAtLeast(CurCycle);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2013-09-28 19:46:15 +08:00
|
|
|
// Reserve resources for the scheduled instruction.
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
EmitNode(SU);
|
|
|
|
|
2009-02-11 07:27:53 +08:00
|
|
|
Sequence.push_back(SU);
|
|
|
|
|
2012-03-08 07:00:49 +08:00
|
|
|
AvailableQueue->scheduledNode(SU);
|
2010-12-20 08:55:43 +08:00
|
|
|
|
2011-03-05 16:00:22 +08:00
|
|
|
// If HazardRec is disabled, and each inst counts as one cycle, then
|
2011-04-13 08:38:32 +08:00
|
|
|
// advance CurCycle before ReleasePredecessors to avoid useless pushes to
|
2011-03-04 10:03:45 +08:00
|
|
|
// PendingQueue for schedulers that implement HasReadyFilter.
|
2011-03-05 16:00:22 +08:00
|
|
|
if (!HazardRec->isEnabled() && AvgIPC < 2)
|
2011-03-04 10:03:45 +08:00
|
|
|
AdvanceToCycle(CurCycle + 1);
|
|
|
|
|
2010-12-23 11:15:51 +08:00
|
|
|
// Update liveness of predecessors before successors to avoid treating a
|
|
|
|
// two-address node as a live range def.
|
2010-12-23 12:16:14 +08:00
|
|
|
ReleasePredecessors(SU);
|
2007-09-25 09:54:36 +08:00
|
|
|
|
|
|
|
// Release all the implicit physical register defs that are live.
|
|
|
|
for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
|
|
|
|
I != E; ++I) {
|
2010-12-23 11:15:51 +08:00
|
|
|
// LiveRegDegs[I->getReg()] != SU when SU is a two-address node.
|
|
|
|
if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] == SU) {
|
|
|
|
assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
|
|
|
|
--NumLiveRegs;
|
2014-04-14 08:51:57 +08:00
|
|
|
LiveRegDefs[I->getReg()] = nullptr;
|
|
|
|
LiveRegGens[I->getReg()] = nullptr;
|
2013-02-26 03:11:48 +08:00
|
|
|
releaseInterferences(I->getReg());
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
}
|
2011-11-04 05:49:52 +08:00
|
|
|
// Release the special call resource dependence, if this is the beginning
|
|
|
|
// of a call.
|
|
|
|
unsigned CallResource = TRI->getNumRegs();
|
|
|
|
if (LiveRegDefs[CallResource] == SU)
|
|
|
|
for (const SDNode *SUNode = SU->getNode(); SUNode;
|
|
|
|
SUNode = SUNode->getGluedNode()) {
|
|
|
|
if (SUNode->isMachineOpcode() &&
|
|
|
|
SUNode->getMachineOpcode() == (unsigned)TII->getCallFrameSetupOpcode()) {
|
|
|
|
assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
|
|
|
|
--NumLiveRegs;
|
2014-04-14 08:51:57 +08:00
|
|
|
LiveRegDefs[CallResource] = nullptr;
|
|
|
|
LiveRegGens[CallResource] = nullptr;
|
2013-02-26 03:11:48 +08:00
|
|
|
releaseInterferences(CallResource);
|
2011-11-04 05:49:52 +08:00
|
|
|
}
|
|
|
|
}
|
2007-09-25 09:54:36 +08:00
|
|
|
|
2011-04-13 08:38:32 +08:00
|
|
|
resetVRegCycle(SU);
|
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
SU->isScheduled = true;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
|
|
|
// Conditions under which the scheduler should eagerly advance the cycle:
|
|
|
|
// (1) No available instructions
|
|
|
|
// (2) All pipelines full, so available instructions must have hazards.
|
|
|
|
//
|
2011-04-13 08:38:32 +08:00
|
|
|
// If HazardRec is disabled, the cycle was pre-advanced before calling
|
|
|
|
// ReleasePredecessors. In that case, IssueCount should remain 0.
|
2011-03-04 10:03:45 +08:00
|
|
|
//
|
|
|
|
// Check AvailableQueue after ReleasePredecessors in case of zero latency.
|
2011-04-13 08:38:32 +08:00
|
|
|
if (HazardRec->isEnabled() || AvgIPC > 1) {
|
|
|
|
if (SU->getNode() && SU->getNode()->isMachineOpcode())
|
|
|
|
++IssueCount;
|
|
|
|
if ((HazardRec->isEnabled() && HazardRec->atIssueLimit())
|
|
|
|
|| (!HazardRec->isEnabled() && IssueCount == AvgIPC))
|
|
|
|
AdvanceToCycle(CurCycle + 1);
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
|
2007-09-25 09:54:36 +08:00
|
|
|
/// CapturePred - This does the opposite of ReleasePred. Since SU is being
|
|
|
|
/// unscheduled, incrcease the succ left count of its predecessors. Remove
|
|
|
|
/// them from AvailableQueue if necessary.
|
2010-12-22 06:25:04 +08:00
|
|
|
void ScheduleDAGRRList::CapturePred(SDep *PredEdge) {
|
2008-12-10 06:54:47 +08:00
|
|
|
SUnit *PredSU = PredEdge->getSUnit();
|
2007-09-25 09:54:36 +08:00
|
|
|
if (PredSU->isAvailable) {
|
|
|
|
PredSU->isAvailable = false;
|
|
|
|
if (!PredSU->isPending)
|
|
|
|
AvailableQueue->remove(PredSU);
|
|
|
|
}
|
|
|
|
|
2009-10-01 04:15:38 +08:00
|
|
|
assert(PredSU->NumSuccsLeft < UINT_MAX && "NumSuccsLeft will overflow!");
|
2007-09-29 03:24:24 +08:00
|
|
|
++PredSU->NumSuccsLeft;
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// UnscheduleNodeBottomUp - Remove the node from the schedule, update its and
|
|
|
|
/// its predecessor states to reflect the change.
|
|
|
|
void ScheduleDAGRRList::UnscheduleNodeBottomUp(SUnit *SU) {
|
2010-01-05 09:24:54 +08:00
|
|
|
DEBUG(dbgs() << "*** Unscheduling [" << SU->getHeight() << "]: ");
|
2008-11-18 10:06:40 +08:00
|
|
|
DEBUG(SU->dump(this));
|
2007-09-25 09:54:36 +08:00
|
|
|
|
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
2008-12-10 06:54:47 +08:00
|
|
|
CapturePred(&*I);
|
2010-12-23 12:16:14 +08:00
|
|
|
if (I->isAssignedRegDep() && SU == LiveRegGens[I->getReg()]){
|
2008-09-24 02:50:48 +08:00
|
|
|
assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
|
2008-12-10 06:54:47 +08:00
|
|
|
assert(LiveRegDefs[I->getReg()] == I->getSUnit() &&
|
2007-09-25 09:54:36 +08:00
|
|
|
"Physical register dependency violated?");
|
2008-09-24 02:50:48 +08:00
|
|
|
--NumLiveRegs;
|
2014-04-14 08:51:57 +08:00
|
|
|
LiveRegDefs[I->getReg()] = nullptr;
|
|
|
|
LiveRegGens[I->getReg()] = nullptr;
|
2013-02-26 03:11:48 +08:00
|
|
|
releaseInterferences(I->getReg());
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-11-04 05:49:52 +08:00
|
|
|
// Reclaim the special call resource dependence, if this is the beginning
|
|
|
|
// of a call.
|
|
|
|
unsigned CallResource = TRI->getNumRegs();
|
|
|
|
for (const SDNode *SUNode = SU->getNode(); SUNode;
|
|
|
|
SUNode = SUNode->getGluedNode()) {
|
|
|
|
if (SUNode->isMachineOpcode() &&
|
|
|
|
SUNode->getMachineOpcode() == (unsigned)TII->getCallFrameSetupOpcode()) {
|
|
|
|
++NumLiveRegs;
|
|
|
|
LiveRegDefs[CallResource] = SU;
|
2011-12-08 06:24:28 +08:00
|
|
|
LiveRegGens[CallResource] = CallSeqEndForStart[SU];
|
2011-11-04 05:49:52 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Release the special call resource dependence, if this is the end
|
|
|
|
// of a call.
|
|
|
|
if (LiveRegGens[CallResource] == SU)
|
|
|
|
for (const SDNode *SUNode = SU->getNode(); SUNode;
|
|
|
|
SUNode = SUNode->getGluedNode()) {
|
|
|
|
if (SUNode->isMachineOpcode() &&
|
|
|
|
SUNode->getMachineOpcode() == (unsigned)TII->getCallFrameDestroyOpcode()) {
|
|
|
|
assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
|
|
|
|
--NumLiveRegs;
|
2014-04-14 08:51:57 +08:00
|
|
|
LiveRegDefs[CallResource] = nullptr;
|
|
|
|
LiveRegGens[CallResource] = nullptr;
|
2013-02-26 03:11:48 +08:00
|
|
|
releaseInterferences(CallResource);
|
2011-11-04 05:49:52 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-06-24 20:49:42 +08:00
|
|
|
for (auto &Succ : SU->Succs) {
|
|
|
|
if (Succ.isAssignedRegDep()) {
|
|
|
|
auto Reg = Succ.getReg();
|
|
|
|
if (!LiveRegDefs[Reg])
|
2011-12-08 06:06:02 +08:00
|
|
|
++NumLiveRegs;
|
2010-12-23 11:15:51 +08:00
|
|
|
// This becomes the nearest def. Note that an earlier def may still be
|
|
|
|
// pending if this is a two-address node.
|
2015-06-24 20:49:42 +08:00
|
|
|
LiveRegDefs[Reg] = SU;
|
|
|
|
|
|
|
|
// Update LiveRegGen only if was empty before this unscheduling.
|
|
|
|
// This is to avoid incorrect updating LiveRegGen set in previous run.
|
|
|
|
if (!LiveRegGens[Reg]) {
|
|
|
|
// Find the successor with the lowest height.
|
|
|
|
LiveRegGens[Reg] = Succ.getSUnit();
|
|
|
|
for (auto &Succ2 : SU->Succs) {
|
|
|
|
if (Succ2.isAssignedRegDep() && Succ2.getReg() == Reg &&
|
|
|
|
Succ2.getSUnit()->getHeight() < LiveRegGens[Reg]->getHeight())
|
|
|
|
LiveRegGens[Reg] = Succ2.getSUnit();
|
|
|
|
}
|
|
|
|
}
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
}
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
if (SU->getHeight() < MinAvailableCycle)
|
|
|
|
MinAvailableCycle = SU->getHeight();
|
2007-09-25 09:54:36 +08:00
|
|
|
|
2008-12-16 11:25:46 +08:00
|
|
|
SU->setHeightDirty();
|
2007-09-25 09:54:36 +08:00
|
|
|
SU->isScheduled = false;
|
|
|
|
SU->isAvailable = true;
|
2011-01-21 13:51:33 +08:00
|
|
|
if (!DisableSchedCycles && AvailableQueue->hasReadyFilter()) {
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
// Don't make available until backtracking is complete.
|
|
|
|
SU->isPending = true;
|
|
|
|
PendingQueue.push_back(SU);
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
AvailableQueue->push(SU);
|
|
|
|
}
|
2012-03-08 07:00:49 +08:00
|
|
|
AvailableQueue->unscheduledNode(SU);
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
/// After backtracking, the hazard checker needs to be restored to a state
|
2012-07-23 16:51:15 +08:00
|
|
|
/// corresponding the current cycle.
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
void ScheduleDAGRRList::RestoreHazardCheckerBottomUp() {
|
|
|
|
HazardRec->Reset();
|
|
|
|
|
|
|
|
unsigned LookAhead = std::min((unsigned)Sequence.size(),
|
|
|
|
HazardRec->getMaxLookAhead());
|
|
|
|
if (LookAhead == 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
std::vector<SUnit*>::const_iterator I = (Sequence.end() - LookAhead);
|
|
|
|
unsigned HazardCycle = (*I)->getHeight();
|
|
|
|
for (std::vector<SUnit*>::const_iterator E = Sequence.end(); I != E; ++I) {
|
|
|
|
SUnit *SU = *I;
|
|
|
|
for (; SU->getHeight() > HazardCycle; ++HazardCycle) {
|
|
|
|
HazardRec->RecedeCycle();
|
|
|
|
}
|
|
|
|
EmitNode(SU);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-09-27 05:36:17 +08:00
|
|
|
/// BacktrackBottomUp - Backtrack scheduling to a previous cycle specified in
|
2009-01-30 03:49:27 +08:00
|
|
|
/// BTCycle in order to schedule a specific node.
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
void ScheduleDAGRRList::BacktrackBottomUp(SUnit *SU, SUnit *BtSU) {
|
|
|
|
SUnit *OldSU = Sequence.back();
|
|
|
|
while (true) {
|
2007-09-25 09:54:36 +08:00
|
|
|
Sequence.pop_back();
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
// FIXME: use ready cycle instead of height
|
|
|
|
CurCycle = OldSU->getHeight();
|
2007-09-25 09:54:36 +08:00
|
|
|
UnscheduleNodeBottomUp(OldSU);
|
2010-05-20 14:13:19 +08:00
|
|
|
AvailableQueue->setCurCycle(CurCycle);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
if (OldSU == BtSU)
|
|
|
|
break;
|
|
|
|
OldSU = Sequence.back();
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
|
2009-01-30 03:49:27 +08:00
|
|
|
assert(!SU->isSucc(OldSU) && "Something is wrong!");
|
2007-09-27 15:09:03 +08:00
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
RestoreHazardCheckerBottomUp();
|
|
|
|
|
2010-12-24 15:10:19 +08:00
|
|
|
ReleasePending();
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2007-09-27 15:09:03 +08:00
|
|
|
++NumBacktracks;
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
|
2010-02-05 09:27:11 +08:00
|
|
|
static bool isOperandOf(const SUnit *SU, SDNode *N) {
|
|
|
|
for (const SDNode *SUNode = SU->getNode(); SUNode;
|
2010-12-24 01:24:32 +08:00
|
|
|
SUNode = SUNode->getGluedNode()) {
|
2010-02-05 09:27:11 +08:00
|
|
|
if (SUNode->isOperandOf(N))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-10-05 09:39:18 +08:00
|
|
|
/// CopyAndMoveSuccessors - Clone the specified node and move its scheduled
|
|
|
|
/// successors to the newly created node.
|
|
|
|
SUnit *ScheduleDAGRRList::CopyAndMoveSuccessors(SUnit *SU) {
|
2008-11-14 05:36:12 +08:00
|
|
|
SDNode *N = SU->getNode();
|
2007-09-27 05:36:17 +08:00
|
|
|
if (!N)
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2007-09-27 05:36:17 +08:00
|
|
|
|
2010-12-24 14:46:50 +08:00
|
|
|
if (SU->getNode()->getGluedNode())
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2010-12-24 14:46:50 +08:00
|
|
|
|
2007-10-05 09:39:18 +08:00
|
|
|
SUnit *NewSU;
|
|
|
|
bool TryUnfold = false;
|
2007-10-05 09:42:35 +08:00
|
|
|
for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
|
2014-11-17 05:17:18 +08:00
|
|
|
MVT VT = N->getSimpleValueType(i);
|
2010-12-21 10:38:05 +08:00
|
|
|
if (VT == MVT::Glue)
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2009-08-12 04:47:22 +08:00
|
|
|
else if (VT == MVT::Other)
|
2007-10-05 09:42:35 +08:00
|
|
|
TryUnfold = true;
|
|
|
|
}
|
2015-06-27 03:18:49 +08:00
|
|
|
for (const SDValue &Op : N->op_values()) {
|
2014-11-17 05:17:18 +08:00
|
|
|
MVT VT = Op.getNode()->getSimpleValueType(Op.getResNo());
|
2010-12-21 10:38:05 +08:00
|
|
|
if (VT == MVT::Glue)
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
|
2007-10-05 09:39:18 +08:00
|
|
|
if (TryUnfold) {
|
2008-06-21 23:52:51 +08:00
|
|
|
SmallVector<SDNode*, 2> NewNodes;
|
2008-11-14 05:21:28 +08:00
|
|
|
if (!TII->unfoldMemoryOperand(*DAG, N, NewNodes))
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2011-11-16 05:57:53 +08:00
|
|
|
|
|
|
|
// unfolding an x86 DEC64m operation results in store, dec, load which
|
|
|
|
// can't be handled here so quit
|
|
|
|
if (NewNodes.size() == 3)
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2007-10-05 09:39:18 +08:00
|
|
|
|
2010-05-20 14:13:19 +08:00
|
|
|
DEBUG(dbgs() << "Unfolding SU #" << SU->NodeNum << "\n");
|
2007-10-05 09:39:18 +08:00
|
|
|
assert(NewNodes.size() == 2 && "Expected a load folding node!");
|
|
|
|
|
|
|
|
N = NewNodes[1];
|
|
|
|
SDNode *LoadNode = NewNodes[0];
|
|
|
|
unsigned NumVals = N->getNumValues();
|
2008-11-14 05:36:12 +08:00
|
|
|
unsigned OldNumVals = SU->getNode()->getNumValues();
|
2007-10-05 09:39:18 +08:00
|
|
|
for (unsigned i = 0; i != NumVals; ++i)
|
2008-11-14 05:36:12 +08:00
|
|
|
DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), i), SDValue(N, i));
|
|
|
|
DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), OldNumVals-1),
|
2008-11-14 05:21:28 +08:00
|
|
|
SDValue(LoadNode, 1));
|
2007-10-05 09:39:18 +08:00
|
|
|
|
2008-11-12 05:34:44 +08:00
|
|
|
// LoadNode may already exist. This can happen when there is another
|
|
|
|
// load from the same location and producing the same type of value
|
|
|
|
// but it has different alignment or volatileness.
|
|
|
|
bool isNewLoad = true;
|
|
|
|
SUnit *LoadSU;
|
|
|
|
if (LoadNode->getNodeId() != -1) {
|
|
|
|
LoadSU = &SUnits[LoadNode->getNodeId()];
|
|
|
|
isNewLoad = false;
|
|
|
|
} else {
|
|
|
|
LoadSU = CreateNewSUnit(LoadNode);
|
|
|
|
LoadNode->setNodeId(LoadSU->NodeNum);
|
2011-02-04 11:18:17 +08:00
|
|
|
|
|
|
|
InitNumRegDefsLeft(LoadSU);
|
2012-03-08 07:00:49 +08:00
|
|
|
computeLatency(LoadSU);
|
2008-11-12 05:34:44 +08:00
|
|
|
}
|
|
|
|
|
2008-03-26 17:18:09 +08:00
|
|
|
SUnit *NewSU = CreateNewSUnit(N);
|
2008-06-22 03:18:17 +08:00
|
|
|
assert(N->getNodeId() == -1 && "Node already inserted!");
|
|
|
|
N->setNodeId(NewSU->NodeNum);
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2011-06-29 03:10:37 +08:00
|
|
|
const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
|
|
|
|
for (unsigned i = 0; i != MCID.getNumOperands(); ++i) {
|
|
|
|
if (MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1) {
|
2007-10-05 09:39:18 +08:00
|
|
|
NewSU->isTwoAddress = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2011-06-29 03:10:37 +08:00
|
|
|
if (MCID.isCommutable())
|
2007-10-05 09:39:18 +08:00
|
|
|
NewSU->isCommutable = true;
|
2011-02-04 11:18:17 +08:00
|
|
|
|
|
|
|
InitNumRegDefsLeft(NewSU);
|
2012-03-08 07:00:49 +08:00
|
|
|
computeLatency(NewSU);
|
2007-10-05 09:39:18 +08:00
|
|
|
|
2009-03-24 04:20:43 +08:00
|
|
|
// Record all the edges to and from the old SU, by category.
|
2009-03-06 10:23:01 +08:00
|
|
|
SmallVector<SDep, 4> ChainPreds;
|
2007-10-05 09:39:18 +08:00
|
|
|
SmallVector<SDep, 4> ChainSuccs;
|
|
|
|
SmallVector<SDep, 4> LoadPreds;
|
|
|
|
SmallVector<SDep, 4> NodePreds;
|
|
|
|
SmallVector<SDep, 4> NodeSuccs;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl())
|
|
|
|
ChainPreds.push_back(Pred);
|
|
|
|
else if (isOperandOf(Pred.getSUnit(), LoadNode))
|
|
|
|
LoadPreds.push_back(Pred);
|
2007-10-05 09:39:18 +08:00
|
|
|
else
|
2016-02-04 06:44:14 +08:00
|
|
|
NodePreds.push_back(Pred);
|
2007-10-05 09:39:18 +08:00
|
|
|
}
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SDep &Succ : SU->Succs) {
|
|
|
|
if (Succ.isCtrl())
|
|
|
|
ChainSuccs.push_back(Succ);
|
2007-10-05 09:39:18 +08:00
|
|
|
else
|
2016-02-04 06:44:14 +08:00
|
|
|
NodeSuccs.push_back(Succ);
|
2007-10-05 09:39:18 +08:00
|
|
|
}
|
2007-09-27 05:36:17 +08:00
|
|
|
|
2009-03-24 04:20:43 +08:00
|
|
|
// Now assign edges to the newly-created nodes.
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : ChainPreds) {
|
2009-03-06 10:23:01 +08:00
|
|
|
RemovePred(SU, Pred);
|
2008-04-15 09:22:18 +08:00
|
|
|
if (isNewLoad)
|
2009-03-06 10:23:01 +08:00
|
|
|
AddPred(LoadSU, Pred);
|
2008-03-26 17:18:09 +08:00
|
|
|
}
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : LoadPreds) {
|
2008-12-10 06:54:47 +08:00
|
|
|
RemovePred(SU, Pred);
|
2009-03-06 10:23:01 +08:00
|
|
|
if (isNewLoad)
|
2008-12-10 06:54:47 +08:00
|
|
|
AddPred(LoadSU, Pred);
|
2007-10-05 09:39:18 +08:00
|
|
|
}
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : NodePreds) {
|
2008-12-10 06:54:47 +08:00
|
|
|
RemovePred(SU, Pred);
|
|
|
|
AddPred(NewSU, Pred);
|
2007-10-05 09:39:18 +08:00
|
|
|
}
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SDep D : NodeSuccs) {
|
2008-12-10 06:54:47 +08:00
|
|
|
SUnit *SuccDep = D.getSUnit();
|
|
|
|
D.setSUnit(SU);
|
|
|
|
RemovePred(SuccDep, D);
|
|
|
|
D.setSUnit(NewSU);
|
|
|
|
AddPred(SuccDep, D);
|
2011-02-04 11:18:17 +08:00
|
|
|
// Balance register pressure.
|
|
|
|
if (AvailableQueue->tracksRegPressure() && SuccDep->isScheduled
|
|
|
|
&& !D.isCtrl() && NewSU->NumRegDefsLeft > 0)
|
|
|
|
--NewSU->NumRegDefsLeft;
|
2007-10-05 09:39:18 +08:00
|
|
|
}
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SDep D : ChainSuccs) {
|
2008-12-10 06:54:47 +08:00
|
|
|
SUnit *SuccDep = D.getSUnit();
|
|
|
|
D.setSUnit(SU);
|
|
|
|
RemovePred(SuccDep, D);
|
2008-03-26 17:18:09 +08:00
|
|
|
if (isNewLoad) {
|
2008-12-10 06:54:47 +08:00
|
|
|
D.setSUnit(LoadSU);
|
|
|
|
AddPred(SuccDep, D);
|
2008-03-26 17:18:09 +08:00
|
|
|
}
|
2010-12-22 06:25:04 +08:00
|
|
|
}
|
2009-03-24 04:20:43 +08:00
|
|
|
|
|
|
|
// Add a data dependency to reflect that NewSU reads the value defined
|
|
|
|
// by LoadSU.
|
2012-11-06 11:13:46 +08:00
|
|
|
SDep D(LoadSU, SDep::Data, 0);
|
|
|
|
D.setLatency(LoadSU->Latency);
|
|
|
|
AddPred(NewSU, D);
|
2007-10-05 09:39:18 +08:00
|
|
|
|
2007-12-18 16:42:10 +08:00
|
|
|
if (isNewLoad)
|
|
|
|
AvailableQueue->addNode(LoadSU);
|
2007-10-05 09:39:18 +08:00
|
|
|
AvailableQueue->addNode(NewSU);
|
|
|
|
|
|
|
|
++NumUnfolds;
|
|
|
|
|
|
|
|
if (NewSU->NumSuccsLeft == 0) {
|
|
|
|
NewSU->isAvailable = true;
|
|
|
|
return NewSU;
|
2007-12-18 16:42:10 +08:00
|
|
|
}
|
|
|
|
SU = NewSU;
|
2007-10-05 09:39:18 +08:00
|
|
|
}
|
|
|
|
|
2010-05-20 14:13:19 +08:00
|
|
|
DEBUG(dbgs() << " Duplicating SU #" << SU->NodeNum << "\n");
|
2008-03-26 17:18:09 +08:00
|
|
|
NewSU = CreateClone(SU);
|
2007-09-25 09:54:36 +08:00
|
|
|
|
|
|
|
// New SUnit has the exact same predecessors.
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SDep &Pred : SU->Preds)
|
|
|
|
if (!Pred.isArtificial())
|
|
|
|
AddPred(NewSU, Pred);
|
2007-09-25 09:54:36 +08:00
|
|
|
|
|
|
|
// Only copy scheduled successors. Cut them from old node's successor
|
|
|
|
// list and move them over.
|
2008-12-10 06:54:47 +08:00
|
|
|
SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SDep &Succ : SU->Succs) {
|
|
|
|
if (Succ.isArtificial())
|
2007-09-25 09:54:36 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
SUnit *SuccSU = Succ.getSUnit();
|
2008-12-10 06:54:47 +08:00
|
|
|
if (SuccSU->isScheduled) {
|
2016-02-04 06:44:14 +08:00
|
|
|
SDep D = Succ;
|
2008-12-10 06:54:47 +08:00
|
|
|
D.setSUnit(NewSU);
|
|
|
|
AddPred(SuccSU, D);
|
|
|
|
D.setSUnit(SU);
|
|
|
|
DelDeps.push_back(std::make_pair(SuccSU, D));
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
}
|
2016-02-04 06:44:14 +08:00
|
|
|
for (auto &DelDep : DelDeps)
|
|
|
|
RemovePred(DelDep.first, DelDep.second);
|
2007-09-25 09:54:36 +08:00
|
|
|
|
|
|
|
AvailableQueue->updateNode(SU);
|
|
|
|
AvailableQueue->addNode(NewSU);
|
|
|
|
|
2007-09-27 15:09:03 +08:00
|
|
|
++NumDups;
|
2007-09-25 09:54:36 +08:00
|
|
|
return NewSU;
|
|
|
|
}
|
|
|
|
|
2009-01-12 11:19:55 +08:00
|
|
|
/// InsertCopiesAndMoveSuccs - Insert register copies and move all
|
|
|
|
/// scheduled successors of the given SUnit to the last copy.
|
|
|
|
void ScheduleDAGRRList::InsertCopiesAndMoveSuccs(SUnit *SU, unsigned Reg,
|
2013-07-14 12:42:23 +08:00
|
|
|
const TargetRegisterClass *DestRC,
|
|
|
|
const TargetRegisterClass *SrcRC,
|
|
|
|
SmallVectorImpl<SUnit*> &Copies) {
|
2014-04-14 08:51:57 +08:00
|
|
|
SUnit *CopyFromSU = CreateNewSUnit(nullptr);
|
2007-09-27 05:36:17 +08:00
|
|
|
CopyFromSU->CopySrcRC = SrcRC;
|
|
|
|
CopyFromSU->CopyDstRC = DestRC;
|
|
|
|
|
2014-04-14 08:51:57 +08:00
|
|
|
SUnit *CopyToSU = CreateNewSUnit(nullptr);
|
2007-09-27 05:36:17 +08:00
|
|
|
CopyToSU->CopySrcRC = DestRC;
|
|
|
|
CopyToSU->CopyDstRC = SrcRC;
|
|
|
|
|
|
|
|
// Only copy scheduled successors. Cut them from old node's successor
|
|
|
|
// list and move them over.
|
2008-12-10 06:54:47 +08:00
|
|
|
SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SDep &Succ : SU->Succs) {
|
|
|
|
if (Succ.isArtificial())
|
2007-09-27 05:36:17 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
SUnit *SuccSU = Succ.getSUnit();
|
2008-12-10 06:54:47 +08:00
|
|
|
if (SuccSU->isScheduled) {
|
2016-02-04 06:44:14 +08:00
|
|
|
SDep D = Succ;
|
2008-12-10 06:54:47 +08:00
|
|
|
D.setSUnit(CopyToSU);
|
|
|
|
AddPred(SuccSU, D);
|
2016-02-04 06:44:14 +08:00
|
|
|
DelDeps.push_back(std::make_pair(SuccSU, Succ));
|
2007-09-27 05:36:17 +08:00
|
|
|
}
|
2011-03-24 04:42:39 +08:00
|
|
|
else {
|
|
|
|
// Avoid scheduling the def-side copy before other successors. Otherwise
|
|
|
|
// we could introduce another physreg interference on the copy and
|
|
|
|
// continue inserting copies indefinitely.
|
2012-11-06 11:13:46 +08:00
|
|
|
AddPred(SuccSU, SDep(CopyFromSU, SDep::Artificial));
|
2011-03-24 04:42:39 +08:00
|
|
|
}
|
2007-09-27 05:36:17 +08:00
|
|
|
}
|
2016-02-04 06:44:14 +08:00
|
|
|
for (auto &DelDep : DelDeps)
|
|
|
|
RemovePred(DelDep.first, DelDep.second);
|
2007-09-27 05:36:17 +08:00
|
|
|
|
2012-11-06 11:13:46 +08:00
|
|
|
SDep FromDep(SU, SDep::Data, Reg);
|
|
|
|
FromDep.setLatency(SU->Latency);
|
|
|
|
AddPred(CopyFromSU, FromDep);
|
|
|
|
SDep ToDep(CopyFromSU, SDep::Data, 0);
|
|
|
|
ToDep.setLatency(CopyFromSU->Latency);
|
|
|
|
AddPred(CopyToSU, ToDep);
|
2007-09-27 05:36:17 +08:00
|
|
|
|
|
|
|
AvailableQueue->updateNode(SU);
|
|
|
|
AvailableQueue->addNode(CopyFromSU);
|
|
|
|
AvailableQueue->addNode(CopyToSU);
|
2007-09-27 15:09:03 +08:00
|
|
|
Copies.push_back(CopyFromSU);
|
|
|
|
Copies.push_back(CopyToSU);
|
2007-09-27 05:36:17 +08:00
|
|
|
|
2009-01-12 11:19:55 +08:00
|
|
|
++NumPRCopies;
|
2007-09-27 05:36:17 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// getPhysicalRegisterVT - Returns the ValueType of the physical register
|
|
|
|
/// definition of the specified node.
|
|
|
|
/// FIXME: Move to SelectionDAG?
|
2014-11-17 05:17:18 +08:00
|
|
|
static MVT getPhysicalRegisterVT(SDNode *N, unsigned Reg,
|
2008-06-06 20:08:01 +08:00
|
|
|
const TargetInstrInfo *TII) {
|
2014-10-24 06:31:48 +08:00
|
|
|
unsigned NumRes;
|
|
|
|
if (N->getOpcode() == ISD::CopyFromReg) {
|
|
|
|
// CopyFromReg has: "chain, Val, glue" so operand 1 gives the type.
|
|
|
|
NumRes = 1;
|
|
|
|
} else {
|
|
|
|
const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
|
|
|
|
assert(MCID.ImplicitDefs && "Physical reg def must be in implicit def list!");
|
|
|
|
NumRes = MCID.getNumDefs();
|
2015-12-05 15:13:35 +08:00
|
|
|
for (const MCPhysReg *ImpDef = MCID.getImplicitDefs(); *ImpDef; ++ImpDef) {
|
2014-10-24 06:31:48 +08:00
|
|
|
if (Reg == *ImpDef)
|
|
|
|
break;
|
|
|
|
++NumRes;
|
|
|
|
}
|
2007-09-27 05:36:17 +08:00
|
|
|
}
|
2014-11-17 05:17:18 +08:00
|
|
|
return N->getSimpleValueType(NumRes);
|
2007-09-27 05:36:17 +08:00
|
|
|
}
|
|
|
|
|
2009-03-04 09:41:49 +08:00
|
|
|
/// CheckForLiveRegDef - Return true and update live register vector if the
|
|
|
|
/// specified register def of the specified SUnit clobbers any "live" registers.
|
2010-12-20 08:51:56 +08:00
|
|
|
static void CheckForLiveRegDef(SUnit *SU, unsigned Reg,
|
2015-12-03 02:32:59 +08:00
|
|
|
SUnit **LiveRegDefs,
|
2009-03-04 09:41:49 +08:00
|
|
|
SmallSet<unsigned, 4> &RegAdded,
|
2013-07-14 12:42:23 +08:00
|
|
|
SmallVectorImpl<unsigned> &LRegs,
|
2009-03-04 09:41:49 +08:00
|
|
|
const TargetRegisterInfo *TRI) {
|
2012-06-02 07:28:30 +08:00
|
|
|
for (MCRegAliasIterator AliasI(Reg, TRI, true); AliasI.isValid(); ++AliasI) {
|
2010-12-23 11:43:21 +08:00
|
|
|
|
|
|
|
// Check if Ref is live.
|
2011-06-07 08:38:12 +08:00
|
|
|
if (!LiveRegDefs[*AliasI]) continue;
|
2010-12-23 11:43:21 +08:00
|
|
|
|
|
|
|
// Allow multiple uses of the same def.
|
2011-06-07 08:38:12 +08:00
|
|
|
if (LiveRegDefs[*AliasI] == SU) continue;
|
2010-12-23 11:43:21 +08:00
|
|
|
|
|
|
|
// Add Reg to the set of interfering live regs.
|
2014-11-19 15:49:26 +08:00
|
|
|
if (RegAdded.insert(*AliasI).second) {
|
2011-06-07 08:38:12 +08:00
|
|
|
LRegs.push_back(*AliasI);
|
|
|
|
}
|
2009-03-04 09:41:49 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-02-14 07:25:24 +08:00
|
|
|
/// CheckForLiveRegDefMasked - Check for any live physregs that are clobbered
|
|
|
|
/// by RegMask, and add them to LRegs.
|
|
|
|
static void CheckForLiveRegDefMasked(SUnit *SU, const uint32_t *RegMask,
|
2015-12-03 02:32:59 +08:00
|
|
|
ArrayRef<SUnit*> LiveRegDefs,
|
2012-02-14 07:25:24 +08:00
|
|
|
SmallSet<unsigned, 4> &RegAdded,
|
2013-07-14 12:42:23 +08:00
|
|
|
SmallVectorImpl<unsigned> &LRegs) {
|
2012-02-14 07:25:24 +08:00
|
|
|
// Look at all live registers. Skip Reg0 and the special CallResource.
|
2015-12-03 02:46:23 +08:00
|
|
|
for (unsigned i = 1, e = LiveRegDefs.size()-1; i != e; ++i) {
|
2012-02-14 07:25:24 +08:00
|
|
|
if (!LiveRegDefs[i]) continue;
|
|
|
|
if (LiveRegDefs[i] == SU) continue;
|
|
|
|
if (!MachineOperand::clobbersPhysReg(RegMask, i)) continue;
|
2014-11-19 15:49:26 +08:00
|
|
|
if (RegAdded.insert(i).second)
|
2012-02-14 07:25:24 +08:00
|
|
|
LRegs.push_back(i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// getNodeRegMask - Returns the register mask attached to an SDNode, if any.
|
|
|
|
static const uint32_t *getNodeRegMask(const SDNode *N) {
|
2015-06-27 03:18:49 +08:00
|
|
|
for (const SDValue &Op : N->op_values())
|
|
|
|
if (const auto *RegOp = dyn_cast<RegisterMaskSDNode>(Op.getNode()))
|
|
|
|
return RegOp->getRegMask();
|
2014-04-14 08:51:57 +08:00
|
|
|
return nullptr;
|
2012-02-14 07:25:24 +08:00
|
|
|
}
|
|
|
|
|
2007-09-25 09:54:36 +08:00
|
|
|
/// DelayForLiveRegsBottomUp - Returns true if it is necessary to delay
|
|
|
|
/// scheduling of the given node to satisfy live physical register dependencies.
|
|
|
|
/// If the specific node is the last one that's available to schedule, do
|
|
|
|
/// whatever is necessary (i.e. backtracking or cloning) to make it possible.
|
2010-12-20 08:51:56 +08:00
|
|
|
bool ScheduleDAGRRList::
|
2013-07-14 12:42:23 +08:00
|
|
|
DelayForLiveRegsBottomUp(SUnit *SU, SmallVectorImpl<unsigned> &LRegs) {
|
2008-09-24 02:50:48 +08:00
|
|
|
if (NumLiveRegs == 0)
|
2007-09-25 09:54:36 +08:00
|
|
|
return false;
|
|
|
|
|
2007-09-28 02:46:06 +08:00
|
|
|
SmallSet<unsigned, 4> RegAdded;
|
2007-09-25 09:54:36 +08:00
|
|
|
// If this node would clobber any "live" register, then it's not ready.
|
2010-12-22 06:27:44 +08:00
|
|
|
//
|
|
|
|
// If SU is the currently live definition of the same register that it uses,
|
|
|
|
// then we are free to schedule it.
|
2007-09-25 09:54:36 +08:00
|
|
|
for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
|
|
|
|
I != E; ++I) {
|
2010-12-22 06:27:44 +08:00
|
|
|
if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] != SU)
|
2015-12-03 02:32:59 +08:00
|
|
|
CheckForLiveRegDef(I->getSUnit(), I->getReg(), LiveRegDefs.get(),
|
2009-03-04 09:41:49 +08:00
|
|
|
RegAdded, LRegs, TRI);
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
|
|
|
|
2010-12-24 01:24:32 +08:00
|
|
|
for (SDNode *Node = SU->getNode(); Node; Node = Node->getGluedNode()) {
|
2009-03-04 09:41:49 +08:00
|
|
|
if (Node->getOpcode() == ISD::INLINEASM) {
|
|
|
|
// Inline asm can clobber physical defs.
|
|
|
|
unsigned NumOps = Node->getNumOperands();
|
2010-12-21 10:38:05 +08:00
|
|
|
if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
|
2010-12-24 01:24:32 +08:00
|
|
|
--NumOps; // Ignore the glue operand.
|
2009-03-04 09:41:49 +08:00
|
|
|
|
2010-04-07 13:20:54 +08:00
|
|
|
for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
|
2009-03-04 09:41:49 +08:00
|
|
|
unsigned Flags =
|
|
|
|
cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
|
2010-04-07 13:20:54 +08:00
|
|
|
unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
|
2009-03-04 09:41:49 +08:00
|
|
|
|
|
|
|
++i; // Skip the ID value.
|
2010-04-07 13:20:54 +08:00
|
|
|
if (InlineAsm::isRegDefKind(Flags) ||
|
2011-06-27 12:08:33 +08:00
|
|
|
InlineAsm::isRegDefEarlyClobberKind(Flags) ||
|
|
|
|
InlineAsm::isClobberKind(Flags)) {
|
2009-03-04 09:41:49 +08:00
|
|
|
// Check for def of register or earlyclobber register.
|
|
|
|
for (; NumVals; --NumVals, ++i) {
|
|
|
|
unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
|
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(Reg))
|
2015-12-03 02:32:59 +08:00
|
|
|
CheckForLiveRegDef(SU, Reg, LiveRegDefs.get(), RegAdded, LRegs, TRI);
|
2009-03-04 09:41:49 +08:00
|
|
|
}
|
|
|
|
} else
|
|
|
|
i += NumVals;
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2008-11-14 07:24:17 +08:00
|
|
|
if (!Node->isMachineOpcode())
|
2007-09-25 09:54:36 +08:00
|
|
|
continue;
|
2011-11-04 05:49:52 +08:00
|
|
|
// If we're in the middle of scheduling a call, don't begin scheduling
|
|
|
|
// another call. Also, don't allow any physical registers to be live across
|
|
|
|
// the call.
|
2017-04-11 16:43:32 +08:00
|
|
|
if ((Node->getMachineOpcode() == TII->getCallFrameDestroyOpcode()) ||
|
|
|
|
(Node->getMachineOpcode() == TII->getCallFrameSetupOpcode())) {
|
2011-11-04 05:49:52 +08:00
|
|
|
// Check the special calling-sequence resource.
|
|
|
|
unsigned CallResource = TRI->getNumRegs();
|
|
|
|
if (LiveRegDefs[CallResource]) {
|
|
|
|
SDNode *Gen = LiveRegGens[CallResource]->getNode();
|
|
|
|
while (SDNode *Glued = Gen->getGluedNode())
|
|
|
|
Gen = Glued;
|
2014-11-19 15:49:26 +08:00
|
|
|
if (!IsChainDependent(Gen, Node, 0, TII) &&
|
|
|
|
RegAdded.insert(CallResource).second)
|
2011-11-04 05:49:52 +08:00
|
|
|
LRegs.push_back(CallResource);
|
|
|
|
}
|
|
|
|
}
|
2012-02-14 07:25:24 +08:00
|
|
|
if (const uint32_t *RegMask = getNodeRegMask(Node))
|
2015-12-03 02:32:59 +08:00
|
|
|
CheckForLiveRegDefMasked(SU, RegMask,
|
|
|
|
makeArrayRef(LiveRegDefs.get(), TRI->getNumRegs()),
|
|
|
|
RegAdded, LRegs);
|
2012-02-14 07:25:24 +08:00
|
|
|
|
2011-06-29 03:10:37 +08:00
|
|
|
const MCInstrDesc &MCID = TII->get(Node->getMachineOpcode());
|
|
|
|
if (!MCID.ImplicitDefs)
|
2007-09-25 09:54:36 +08:00
|
|
|
continue;
|
2015-12-05 15:13:35 +08:00
|
|
|
for (const MCPhysReg *Reg = MCID.getImplicitDefs(); *Reg; ++Reg)
|
2015-12-03 02:32:59 +08:00
|
|
|
CheckForLiveRegDef(SU, *Reg, LiveRegDefs.get(), RegAdded, LRegs, TRI);
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2007-09-25 09:54:36 +08:00
|
|
|
return !LRegs.empty();
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
|
2013-02-26 03:11:48 +08:00
|
|
|
void ScheduleDAGRRList::releaseInterferences(unsigned Reg) {
|
|
|
|
// Add the nodes that aren't ready back onto the available list.
|
|
|
|
for (unsigned i = Interferences.size(); i > 0; --i) {
|
|
|
|
SUnit *SU = Interferences[i-1];
|
|
|
|
LRegsMapT::iterator LRegsPos = LRegsMap.find(SU);
|
|
|
|
if (Reg) {
|
2013-07-14 12:42:23 +08:00
|
|
|
SmallVectorImpl<unsigned> &LRegs = LRegsPos->second;
|
2016-08-12 06:21:41 +08:00
|
|
|
if (!is_contained(LRegs, Reg))
|
2013-02-26 03:11:48 +08:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
SU->isPending = false;
|
|
|
|
// The interfering node may no longer be available due to backtracking.
|
|
|
|
// Furthermore, it may have been made available again, in which case it is
|
|
|
|
// now already in the AvailableQueue.
|
|
|
|
if (SU->isAvailable && !SU->NodeQueueId) {
|
|
|
|
DEBUG(dbgs() << " Repushing SU #" << SU->NodeNum << '\n');
|
|
|
|
AvailableQueue->push(SU);
|
|
|
|
}
|
|
|
|
if (i < Interferences.size())
|
|
|
|
Interferences[i-1] = Interferences.back();
|
|
|
|
Interferences.pop_back();
|
|
|
|
LRegsMap.erase(LRegsPos);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-12-23 13:42:20 +08:00
|
|
|
/// Return a node that can be scheduled in this cycle. Requirements:
|
|
|
|
/// (1) Ready: latency has been satisfied
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
/// (2) No Hazards: resources are available
|
2010-12-23 13:42:20 +08:00
|
|
|
/// (3) No Interferences: may unschedule to break register interferences.
|
|
|
|
SUnit *ScheduleDAGRRList::PickNodeToScheduleBottomUp() {
|
2014-04-14 08:51:57 +08:00
|
|
|
SUnit *CurSU = AvailableQueue->empty() ? nullptr : AvailableQueue->pop();
|
2010-12-23 13:42:20 +08:00
|
|
|
while (CurSU) {
|
|
|
|
SmallVector<unsigned, 4> LRegs;
|
|
|
|
if (!DelayForLiveRegsBottomUp(CurSU, LRegs))
|
|
|
|
break;
|
2013-03-08 03:21:08 +08:00
|
|
|
DEBUG(dbgs() << " Interfering reg " <<
|
|
|
|
(LRegs[0] == TRI->getNumRegs() ? "CallResource"
|
|
|
|
: TRI->getName(LRegs[0]))
|
|
|
|
<< " SU #" << CurSU->NodeNum << '\n');
|
2013-02-26 03:11:48 +08:00
|
|
|
std::pair<LRegsMapT::iterator, bool> LRegsPair =
|
|
|
|
LRegsMap.insert(std::make_pair(CurSU, LRegs));
|
|
|
|
if (LRegsPair.second) {
|
|
|
|
CurSU->isPending = true; // This SU is not in AvailableQueue right now.
|
|
|
|
Interferences.push_back(CurSU);
|
|
|
|
}
|
|
|
|
else {
|
2014-07-15 02:21:07 +08:00
|
|
|
assert(CurSU->isPending && "Interferences are pending");
|
2013-02-26 03:11:48 +08:00
|
|
|
// Update the interference with current live regs.
|
|
|
|
LRegsPair.first->second = LRegs;
|
|
|
|
}
|
2010-12-23 13:42:20 +08:00
|
|
|
CurSU = AvailableQueue->pop();
|
|
|
|
}
|
2013-02-26 03:11:48 +08:00
|
|
|
if (CurSU)
|
2010-12-23 13:42:20 +08:00
|
|
|
return CurSU;
|
|
|
|
|
|
|
|
// All candidates are delayed due to live physical reg dependencies.
|
|
|
|
// Try backtracking, code duplication, or inserting cross class copies
|
|
|
|
// to resolve it.
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SUnit *TrySU : Interferences) {
|
2013-07-14 12:42:23 +08:00
|
|
|
SmallVectorImpl<unsigned> &LRegs = LRegsMap[TrySU];
|
2010-12-23 13:42:20 +08:00
|
|
|
|
|
|
|
// Try unscheduling up to the point where it's safe to schedule
|
|
|
|
// this node.
|
2014-04-14 08:51:57 +08:00
|
|
|
SUnit *BtSU = nullptr;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
unsigned LiveCycle = UINT_MAX;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (unsigned Reg : LRegs) {
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
if (LiveRegGens[Reg]->getHeight() < LiveCycle) {
|
|
|
|
BtSU = LiveRegGens[Reg];
|
|
|
|
LiveCycle = BtSU->getHeight();
|
|
|
|
}
|
2010-12-23 13:42:20 +08:00
|
|
|
}
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
if (!WillCreateCycle(TrySU, BtSU)) {
|
2013-02-26 03:11:48 +08:00
|
|
|
// BacktrackBottomUp mutates Interferences!
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
BacktrackBottomUp(TrySU, BtSU);
|
2010-12-23 13:42:20 +08:00
|
|
|
|
|
|
|
// Force the current node to be scheduled before the node that
|
|
|
|
// requires the physical reg dep.
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
if (BtSU->isAvailable) {
|
|
|
|
BtSU->isAvailable = false;
|
|
|
|
if (!BtSU->isPending)
|
|
|
|
AvailableQueue->remove(BtSU);
|
2010-12-23 13:42:20 +08:00
|
|
|
}
|
2013-02-26 03:11:48 +08:00
|
|
|
DEBUG(dbgs() << "ARTIFICIAL edge from SU(" << BtSU->NodeNum << ") to SU("
|
|
|
|
<< TrySU->NodeNum << ")\n");
|
2012-11-06 11:13:46 +08:00
|
|
|
AddPred(TrySU, SDep(BtSU, SDep::Artificial));
|
2010-12-23 13:42:20 +08:00
|
|
|
|
|
|
|
// If one or more successors has been unscheduled, then the current
|
2013-02-26 03:11:48 +08:00
|
|
|
// node is no longer available.
|
2015-03-27 11:44:13 +08:00
|
|
|
if (!TrySU->isAvailable || !TrySU->NodeQueueId)
|
2010-12-23 13:42:20 +08:00
|
|
|
CurSU = AvailableQueue->pop();
|
|
|
|
else {
|
2015-03-27 11:44:13 +08:00
|
|
|
// Available and in AvailableQueue
|
2013-02-26 03:11:48 +08:00
|
|
|
AvailableQueue->remove(TrySU);
|
2010-12-23 13:42:20 +08:00
|
|
|
CurSU = TrySU;
|
|
|
|
}
|
2013-02-26 03:11:48 +08:00
|
|
|
// Interferences has been mutated. We must break.
|
2010-12-23 13:42:20 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!CurSU) {
|
|
|
|
// Can't backtrack. If it's too expensive to copy the value, then try
|
|
|
|
// duplicate the nodes that produces these "too expensive to copy"
|
|
|
|
// values to break the dependency. In case even that doesn't work,
|
|
|
|
// insert cross class copies.
|
|
|
|
// If it's not too expensive, i.e. cost != -1, issue copies.
|
|
|
|
SUnit *TrySU = Interferences[0];
|
2013-07-14 12:42:23 +08:00
|
|
|
SmallVectorImpl<unsigned> &LRegs = LRegsMap[TrySU];
|
2010-12-23 13:42:20 +08:00
|
|
|
assert(LRegs.size() == 1 && "Can't handle this yet!");
|
|
|
|
unsigned Reg = LRegs[0];
|
|
|
|
SUnit *LRDef = LiveRegDefs[Reg];
|
2014-11-17 05:17:18 +08:00
|
|
|
MVT VT = getPhysicalRegisterVT(LRDef->getNode(), Reg, TII);
|
2010-12-23 13:42:20 +08:00
|
|
|
const TargetRegisterClass *RC =
|
|
|
|
TRI->getMinimalPhysRegClass(Reg, VT);
|
|
|
|
const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC);
|
|
|
|
|
2011-03-10 08:16:32 +08:00
|
|
|
// If cross copy register class is the same as RC, then it must be possible
|
|
|
|
// copy the value directly. Do not try duplicate the def.
|
|
|
|
// If cross copy register class is not the same as RC, then it's possible to
|
|
|
|
// copy the value but it require cross register class copies and it is
|
|
|
|
// expensive.
|
|
|
|
// If cross copy register class is null, then it's not possible to copy
|
|
|
|
// the value at all.
|
2014-04-14 08:51:57 +08:00
|
|
|
SUnit *NewDef = nullptr;
|
2011-03-10 08:16:32 +08:00
|
|
|
if (DestRC != RC) {
|
2010-12-23 13:42:20 +08:00
|
|
|
NewDef = CopyAndMoveSuccessors(LRDef);
|
2011-03-10 08:16:32 +08:00
|
|
|
if (!DestRC && !NewDef)
|
|
|
|
report_fatal_error("Can't handle live physical register dependency!");
|
|
|
|
}
|
2010-12-23 13:42:20 +08:00
|
|
|
if (!NewDef) {
|
|
|
|
// Issue copies, these can be expensive cross register class copies.
|
|
|
|
SmallVector<SUnit*, 2> Copies;
|
|
|
|
InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies);
|
|
|
|
DEBUG(dbgs() << " Adding an edge from SU #" << TrySU->NodeNum
|
|
|
|
<< " to SU #" << Copies.front()->NodeNum << "\n");
|
2012-11-06 11:13:46 +08:00
|
|
|
AddPred(TrySU, SDep(Copies.front(), SDep::Artificial));
|
2010-12-23 13:42:20 +08:00
|
|
|
NewDef = Copies.back();
|
|
|
|
}
|
|
|
|
|
|
|
|
DEBUG(dbgs() << " Adding an edge from SU #" << NewDef->NodeNum
|
|
|
|
<< " to SU #" << TrySU->NodeNum << "\n");
|
|
|
|
LiveRegDefs[Reg] = NewDef;
|
2012-11-06 11:13:46 +08:00
|
|
|
AddPred(NewDef, SDep(TrySU, SDep::Artificial));
|
2010-12-23 13:42:20 +08:00
|
|
|
TrySU->isAvailable = false;
|
|
|
|
CurSU = NewDef;
|
|
|
|
}
|
|
|
|
assert(CurSU && "Unable to resolve live physical register dependencies!");
|
|
|
|
return CurSU;
|
|
|
|
}
|
2007-09-27 15:09:03 +08:00
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
/// ListScheduleBottomUp - The main loop of list scheduling for bottom-up
|
|
|
|
/// schedulers.
|
|
|
|
void ScheduleDAGRRList::ListScheduleBottomUp() {
|
2009-02-11 07:27:53 +08:00
|
|
|
// Release any predecessors of the special Exit node.
|
2010-12-23 12:16:14 +08:00
|
|
|
ReleasePredecessors(&ExitSU);
|
2009-02-11 07:27:53 +08:00
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
// Add root to Available queue.
|
2008-04-15 09:22:18 +08:00
|
|
|
if (!SUnits.empty()) {
|
2008-11-14 05:21:28 +08:00
|
|
|
SUnit *RootSU = &SUnits[DAG->getRoot().getNode()->getNodeId()];
|
2008-04-15 09:22:18 +08:00
|
|
|
assert(RootSU->Succs.empty() && "Graph root shouldn't have successors!");
|
|
|
|
RootSU->isAvailable = true;
|
|
|
|
AvailableQueue->push(RootSU);
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
|
|
|
|
// While Available queue is not empty, grab the node with the highest
|
2007-08-21 03:28:38 +08:00
|
|
|
// priority. If it is not ready put it back. Schedule the node.
|
2008-06-21 23:52:51 +08:00
|
|
|
Sequence.reserve(SUnits.size());
|
2013-02-26 03:11:48 +08:00
|
|
|
while (!AvailableQueue->empty() || !Interferences.empty()) {
|
2011-04-13 08:38:32 +08:00
|
|
|
DEBUG(dbgs() << "\nExamining Available:\n";
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
AvailableQueue->dump(this));
|
|
|
|
|
2010-12-23 13:42:20 +08:00
|
|
|
// Pick the best node to schedule taking all constraints into
|
|
|
|
// consideration.
|
|
|
|
SUnit *SU = PickNodeToScheduleBottomUp();
|
2007-09-27 15:09:03 +08:00
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
AdvancePastStalls(SU);
|
2007-09-27 15:09:03 +08:00
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
ScheduleNodeBottomUp(SU);
|
|
|
|
|
|
|
|
while (AvailableQueue->empty() && !PendingQueue.empty()) {
|
|
|
|
// Advance the cycle to free resources. Skip ahead to the next ready SU.
|
|
|
|
assert(MinAvailableCycle < UINT_MAX && "MinAvailableCycle uninitialized");
|
|
|
|
AdvanceToCycle(std::max(CurCycle + 1, MinAvailableCycle));
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Reverse the order if it is bottom up.
|
|
|
|
std::reverse(Sequence.begin(), Sequence.end());
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
#ifndef NDEBUG
|
2012-03-07 13:21:36 +08:00
|
|
|
VerifyScheduledSequence(/*isBottomUp=*/true);
|
2006-05-12 07:55:42 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
2011-01-15 05:11:41 +08:00
|
|
|
// RegReductionPriorityQueue Definition
|
2006-05-12 07:55:42 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This is a SchedulingPriorityQueue that schedules using Sethi Ullman numbers
|
|
|
|
// to reduce register pressure.
|
2010-12-22 06:25:04 +08:00
|
|
|
//
|
2006-05-12 07:55:42 +08:00
|
|
|
namespace {
|
2011-01-15 05:11:41 +08:00
|
|
|
class RegReductionPQBase;
|
|
|
|
|
|
|
|
struct queue_sort : public std::binary_function<SUnit*, SUnit*, bool> {
|
|
|
|
bool isReady(SUnit* SU, unsigned CurCycle) const { return true; }
|
|
|
|
};
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2011-06-16 01:16:12 +08:00
|
|
|
#ifndef NDEBUG
|
|
|
|
template<class SF>
|
|
|
|
struct reverse_sort : public queue_sort {
|
|
|
|
SF &SortFunc;
|
|
|
|
reverse_sort(SF &sf) : SortFunc(sf) {}
|
|
|
|
|
|
|
|
bool operator()(SUnit* left, SUnit* right) const {
|
|
|
|
// reverse left/right rather than simply !SortFunc(left, right)
|
|
|
|
// to expose different paths in the comparison logic.
|
|
|
|
return SortFunc(right, left);
|
|
|
|
}
|
|
|
|
};
|
|
|
|
#endif // NDEBUG
|
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
/// bu_ls_rr_sort - Priority function for bottom up register pressure
|
|
|
|
// reduction scheduler.
|
|
|
|
struct bu_ls_rr_sort : public queue_sort {
|
|
|
|
enum {
|
|
|
|
IsBottomUp = true,
|
|
|
|
HasReadyFilter = false
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
};
|
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
RegReductionPQBase *SPQ;
|
|
|
|
bu_ls_rr_sort(RegReductionPQBase *spq) : SPQ(spq) {}
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
bool operator()(SUnit* left, SUnit* right) const;
|
|
|
|
};
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
// src_ls_rr_sort - Priority function for source order scheduler.
|
|
|
|
struct src_ls_rr_sort : public queue_sort {
|
|
|
|
enum {
|
|
|
|
IsBottomUp = true,
|
|
|
|
HasReadyFilter = false
|
2006-05-12 07:55:42 +08:00
|
|
|
};
|
2010-01-23 18:26:57 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
RegReductionPQBase *SPQ;
|
|
|
|
src_ls_rr_sort(RegReductionPQBase *spq)
|
|
|
|
: SPQ(spq) {}
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
bool operator()(SUnit* left, SUnit* right) const;
|
|
|
|
};
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
// hybrid_ls_rr_sort - Priority function for hybrid scheduler.
|
|
|
|
struct hybrid_ls_rr_sort : public queue_sort {
|
|
|
|
enum {
|
|
|
|
IsBottomUp = true,
|
2011-03-04 10:03:45 +08:00
|
|
|
HasReadyFilter = false
|
2010-01-23 18:26:57 +08:00
|
|
|
};
|
2010-05-20 14:13:19 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
RegReductionPQBase *SPQ;
|
|
|
|
hybrid_ls_rr_sort(RegReductionPQBase *spq)
|
|
|
|
: SPQ(spq) {}
|
|
|
|
|
|
|
|
bool isReady(SUnit *SU, unsigned CurCycle) const;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
bool operator()(SUnit* left, SUnit* right) const;
|
|
|
|
};
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
// ilp_ls_rr_sort - Priority function for ILP (instruction level parallelism)
|
|
|
|
// scheduler.
|
|
|
|
struct ilp_ls_rr_sort : public queue_sort {
|
|
|
|
enum {
|
|
|
|
IsBottomUp = true,
|
2011-03-04 10:03:45 +08:00
|
|
|
HasReadyFilter = false
|
2010-05-20 14:13:19 +08:00
|
|
|
};
|
2010-07-24 08:39:05 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
RegReductionPQBase *SPQ;
|
|
|
|
ilp_ls_rr_sort(RegReductionPQBase *spq)
|
|
|
|
: SPQ(spq) {}
|
|
|
|
|
|
|
|
bool isReady(SUnit *SU, unsigned CurCycle) const;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
bool operator()(SUnit* left, SUnit* right) const;
|
|
|
|
};
|
2010-07-24 08:39:05 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
class RegReductionPQBase : public SchedulingPriorityQueue {
|
|
|
|
protected:
|
|
|
|
std::vector<SUnit*> Queue;
|
|
|
|
unsigned CurQueueId;
|
|
|
|
bool TracksRegPressure;
|
2012-03-23 03:31:17 +08:00
|
|
|
bool SrcOrder;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
// SUnits - The SUnits for the current graph.
|
|
|
|
std::vector<SUnit> *SUnits;
|
|
|
|
|
|
|
|
MachineFunction &MF;
|
|
|
|
const TargetInstrInfo *TII;
|
|
|
|
const TargetRegisterInfo *TRI;
|
|
|
|
const TargetLowering *TLI;
|
|
|
|
ScheduleDAGRRList *scheduleDAG;
|
|
|
|
|
|
|
|
// SethiUllmanNumbers - The SethiUllman number for each node.
|
|
|
|
std::vector<unsigned> SethiUllmanNumbers;
|
|
|
|
|
|
|
|
/// RegPressure - Tracking current reg pressure per register class.
|
|
|
|
///
|
|
|
|
std::vector<unsigned> RegPressure;
|
|
|
|
|
|
|
|
/// RegLimit - Tracking the number of allocatable registers per register
|
|
|
|
/// class.
|
|
|
|
std::vector<unsigned> RegLimit;
|
|
|
|
|
|
|
|
public:
|
|
|
|
RegReductionPQBase(MachineFunction &mf,
|
|
|
|
bool hasReadyFilter,
|
|
|
|
bool tracksrp,
|
2012-03-23 03:31:17 +08:00
|
|
|
bool srcorder,
|
2011-01-15 05:11:41 +08:00
|
|
|
const TargetInstrInfo *tii,
|
|
|
|
const TargetRegisterInfo *tri,
|
|
|
|
const TargetLowering *tli)
|
|
|
|
: SchedulingPriorityQueue(hasReadyFilter),
|
2012-03-23 03:31:17 +08:00
|
|
|
CurQueueId(0), TracksRegPressure(tracksrp), SrcOrder(srcorder),
|
2014-04-14 08:51:57 +08:00
|
|
|
MF(mf), TII(tii), TRI(tri), TLI(tli), scheduleDAG(nullptr) {
|
2011-01-15 05:11:41 +08:00
|
|
|
if (TracksRegPressure) {
|
|
|
|
unsigned NumRC = TRI->getNumRegClasses();
|
|
|
|
RegLimit.resize(NumRC);
|
|
|
|
RegPressure.resize(NumRC);
|
|
|
|
std::fill(RegLimit.begin(), RegLimit.end(), 0);
|
|
|
|
std::fill(RegPressure.begin(), RegPressure.end(), 0);
|
2017-01-26 03:29:04 +08:00
|
|
|
for (const TargetRegisterClass *RC : TRI->regclasses())
|
|
|
|
RegLimit[RC->getID()] = tri->getRegPressureLimit(RC, MF);
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void setScheduleDAG(ScheduleDAGRRList *scheduleDag) {
|
|
|
|
scheduleDAG = scheduleDag;
|
|
|
|
}
|
|
|
|
|
|
|
|
ScheduleHazardRecognizer* getHazardRec() {
|
|
|
|
return scheduleDAG->getHazardRec();
|
|
|
|
}
|
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void initNodes(std::vector<SUnit> &sunits) override;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void addNode(const SUnit *SU) override;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void updateNode(const SUnit *SU) override;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void releaseState() override {
|
2014-04-14 08:51:57 +08:00
|
|
|
SUnits = nullptr;
|
2011-01-15 05:11:41 +08:00
|
|
|
SethiUllmanNumbers.clear();
|
|
|
|
std::fill(RegPressure.begin(), RegPressure.end(), 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned getNodePriority(const SUnit *SU) const;
|
|
|
|
|
|
|
|
unsigned getNodeOrdering(const SUnit *SU) const {
|
2011-03-25 14:40:55 +08:00
|
|
|
if (!SU->getNode()) return 0;
|
|
|
|
|
2013-05-25 11:08:10 +08:00
|
|
|
return SU->getNode()->getIROrder();
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
bool empty() const override { return Queue.empty(); }
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void push(SUnit *U) override {
|
2011-01-15 05:11:41 +08:00
|
|
|
assert(!U->NodeQueueId && "Node in the queue already");
|
|
|
|
U->NodeQueueId = ++CurQueueId;
|
|
|
|
Queue.push_back(U);
|
|
|
|
}
|
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void remove(SUnit *SU) override {
|
2011-01-15 05:11:41 +08:00
|
|
|
assert(!Queue.empty() && "Queue is empty!");
|
|
|
|
assert(SU->NodeQueueId != 0 && "Not in queue!");
|
2016-08-12 06:21:41 +08:00
|
|
|
std::vector<SUnit *>::iterator I = find(Queue, SU);
|
2014-03-02 20:27:27 +08:00
|
|
|
if (I != std::prev(Queue.end()))
|
2011-01-15 05:11:41 +08:00
|
|
|
std::swap(*I, Queue.back());
|
|
|
|
Queue.pop_back();
|
|
|
|
SU->NodeQueueId = 0;
|
|
|
|
}
|
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
bool tracksRegPressure() const override { return TracksRegPressure; }
|
2011-02-04 11:18:17 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
void dumpRegPressure() const;
|
|
|
|
|
|
|
|
bool HighRegPressure(const SUnit *SU) const;
|
|
|
|
|
2011-03-05 16:00:22 +08:00
|
|
|
bool MayReduceRegPressure(SUnit *SU) const;
|
|
|
|
|
|
|
|
int RegPressureDiff(SUnit *SU, unsigned &LiveUses) const;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void scheduledNode(SUnit *SU) override;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
void unscheduledNode(SUnit *SU) override;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
|
|
|
protected:
|
|
|
|
bool canClobber(const SUnit *SU, const SUnit *Op);
|
2011-11-09 22:20:48 +08:00
|
|
|
void AddPseudoTwoAddrDeps();
|
2011-01-15 05:11:41 +08:00
|
|
|
void PrescheduleNodesWithMultipleUses();
|
|
|
|
void CalculateSethiUllmanNumbers();
|
|
|
|
};
|
|
|
|
|
|
|
|
template<class SF>
|
2011-06-16 01:16:12 +08:00
|
|
|
static SUnit *popFromQueueImpl(std::vector<SUnit*> &Q, SF &Picker) {
|
|
|
|
std::vector<SUnit *>::iterator Best = Q.begin();
|
2014-03-02 20:27:27 +08:00
|
|
|
for (std::vector<SUnit *>::iterator I = std::next(Q.begin()),
|
2011-06-16 01:16:12 +08:00
|
|
|
E = Q.end(); I != E; ++I)
|
|
|
|
if (Picker(*Best, *I))
|
|
|
|
Best = I;
|
|
|
|
SUnit *V = *Best;
|
2014-03-02 20:27:27 +08:00
|
|
|
if (Best != std::prev(Q.end()))
|
2011-06-16 01:16:12 +08:00
|
|
|
std::swap(*Best, Q.back());
|
|
|
|
Q.pop_back();
|
|
|
|
return V;
|
|
|
|
}
|
|
|
|
|
|
|
|
template<class SF>
|
|
|
|
SUnit *popFromQueue(std::vector<SUnit*> &Q, SF &Picker, ScheduleDAG *DAG) {
|
|
|
|
#ifndef NDEBUG
|
|
|
|
if (DAG->StressSched) {
|
|
|
|
reverse_sort<SF> RPicker(Picker);
|
|
|
|
return popFromQueueImpl(Q, RPicker);
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
2011-06-16 01:16:12 +08:00
|
|
|
#endif
|
|
|
|
(void)DAG;
|
|
|
|
return popFromQueueImpl(Q, Picker);
|
|
|
|
}
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2011-06-16 01:16:12 +08:00
|
|
|
template<class SF>
|
|
|
|
class RegReductionPriorityQueue : public RegReductionPQBase {
|
2011-01-15 05:11:41 +08:00
|
|
|
SF Picker;
|
|
|
|
|
|
|
|
public:
|
|
|
|
RegReductionPriorityQueue(MachineFunction &mf,
|
|
|
|
bool tracksrp,
|
2012-03-23 03:31:17 +08:00
|
|
|
bool srcorder,
|
2011-01-15 05:11:41 +08:00
|
|
|
const TargetInstrInfo *tii,
|
|
|
|
const TargetRegisterInfo *tri,
|
|
|
|
const TargetLowering *tli)
|
2012-03-23 03:31:17 +08:00
|
|
|
: RegReductionPQBase(mf, SF::HasReadyFilter, tracksrp, srcorder,
|
|
|
|
tii, tri, tli),
|
2011-01-15 05:11:41 +08:00
|
|
|
Picker(this) {}
|
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
bool isBottomUp() const override { return SF::IsBottomUp; }
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
bool isReady(SUnit *U) const override {
|
2011-01-15 05:11:41 +08:00
|
|
|
return Picker.HasReadyFilter && Picker.isReady(U, getCurCycle());
|
|
|
|
}
|
|
|
|
|
2014-03-08 14:31:39 +08:00
|
|
|
SUnit *pop() override {
|
2014-04-14 08:51:57 +08:00
|
|
|
if (Queue.empty()) return nullptr;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2011-06-16 01:16:12 +08:00
|
|
|
SUnit *V = popFromQueue(Queue, Picker, scheduleDAG);
|
2011-01-15 05:11:41 +08:00
|
|
|
V->NodeQueueId = 0;
|
|
|
|
return V;
|
|
|
|
}
|
|
|
|
|
2012-09-12 06:23:19 +08:00
|
|
|
#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
|
2017-01-28 10:02:38 +08:00
|
|
|
LLVM_DUMP_METHOD void dump(ScheduleDAG *DAG) const override {
|
2011-01-15 05:11:41 +08:00
|
|
|
// Emulate pop() without clobbering NodeQueueIds.
|
|
|
|
std::vector<SUnit*> DumpQueue = Queue;
|
|
|
|
SF DumpPicker = Picker;
|
|
|
|
while (!DumpQueue.empty()) {
|
2011-06-16 01:16:12 +08:00
|
|
|
SUnit *SU = popFromQueue(DumpQueue, DumpPicker, scheduleDAG);
|
2011-10-21 05:44:34 +08:00
|
|
|
dbgs() << "Height " << SU->getHeight() << ": ";
|
2011-01-15 05:11:41 +08:00
|
|
|
SU->dump(DAG);
|
|
|
|
}
|
|
|
|
}
|
2012-09-07 03:06:06 +08:00
|
|
|
#endif
|
2011-01-15 05:11:41 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
typedef RegReductionPriorityQueue<bu_ls_rr_sort>
|
|
|
|
BURegReductionPriorityQueue;
|
|
|
|
|
|
|
|
typedef RegReductionPriorityQueue<src_ls_rr_sort>
|
|
|
|
SrcRegReductionPriorityQueue;
|
|
|
|
|
|
|
|
typedef RegReductionPriorityQueue<hybrid_ls_rr_sort>
|
|
|
|
HybridBURRPriorityQueue;
|
|
|
|
|
|
|
|
typedef RegReductionPriorityQueue<ilp_ls_rr_sort>
|
|
|
|
ILPBURRPriorityQueue;
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Static Node Priority for Register Pressure Reduction
|
|
|
|
//===----------------------------------------------------------------------===//
|
2006-05-12 07:55:42 +08:00
|
|
|
|
2011-04-14 13:15:06 +08:00
|
|
|
// Check for special nodes that bypass scheduling heuristics.
|
|
|
|
// Currently this pushes TokenFactor nodes down, but may be used for other
|
|
|
|
// pseudo-ops as well.
|
|
|
|
//
|
|
|
|
// Return -1 to schedule right above left, 1 for left above right.
|
|
|
|
// Return 0 if no bias exists.
|
|
|
|
static int checkSpecialNodes(const SUnit *left, const SUnit *right) {
|
|
|
|
bool LSchedLow = left->isScheduleLow;
|
|
|
|
bool RSchedLow = right->isScheduleLow;
|
|
|
|
if (LSchedLow != RSchedLow)
|
|
|
|
return LSchedLow < RSchedLow ? 1 : -1;
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2008-11-20 11:30:37 +08:00
|
|
|
/// CalcNodeSethiUllmanNumber - Compute Sethi Ullman number.
|
|
|
|
/// Smaller number is the higher priority.
|
2008-07-02 17:23:51 +08:00
|
|
|
static unsigned
|
2008-11-20 11:30:37 +08:00
|
|
|
CalcNodeSethiUllmanNumber(const SUnit *SU, std::vector<unsigned> &SUNumbers) {
|
2008-07-02 17:23:51 +08:00
|
|
|
unsigned &SethiUllmanNumber = SUNumbers[SU->NodeNum];
|
|
|
|
if (SethiUllmanNumber != 0)
|
|
|
|
return SethiUllmanNumber;
|
|
|
|
|
|
|
|
unsigned Extra = 0;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl()) continue; // ignore chain preds
|
|
|
|
SUnit *PredSU = Pred.getSUnit();
|
2008-11-20 11:30:37 +08:00
|
|
|
unsigned PredSethiUllman = CalcNodeSethiUllmanNumber(PredSU, SUNumbers);
|
2008-07-02 17:23:51 +08:00
|
|
|
if (PredSethiUllman > SethiUllmanNumber) {
|
|
|
|
SethiUllmanNumber = PredSethiUllman;
|
|
|
|
Extra = 0;
|
2009-02-12 16:59:45 +08:00
|
|
|
} else if (PredSethiUllman == SethiUllmanNumber)
|
2008-07-02 17:23:51 +08:00
|
|
|
++Extra;
|
|
|
|
}
|
|
|
|
|
|
|
|
SethiUllmanNumber += Extra;
|
|
|
|
|
|
|
|
if (SethiUllmanNumber == 0)
|
|
|
|
SethiUllmanNumber = 1;
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2008-07-02 17:23:51 +08:00
|
|
|
return SethiUllmanNumber;
|
|
|
|
}
|
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
|
|
|
|
/// scheduling units.
|
|
|
|
void RegReductionPQBase::CalculateSethiUllmanNumbers() {
|
|
|
|
SethiUllmanNumbers.assign(SUnits->size(), 0);
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SUnit &SU : *SUnits)
|
|
|
|
CalcNodeSethiUllmanNumber(&SU, SethiUllmanNumbers);
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
void RegReductionPQBase::addNode(const SUnit *SU) {
|
|
|
|
unsigned SUSize = SethiUllmanNumbers.size();
|
|
|
|
if (SUnits->size() > SUSize)
|
|
|
|
SethiUllmanNumbers.resize(SUSize*2, 0);
|
|
|
|
CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
|
|
|
|
}
|
2007-09-25 09:54:36 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
void RegReductionPQBase::updateNode(const SUnit *SU) {
|
|
|
|
SethiUllmanNumbers[SU->NodeNum] = 0;
|
|
|
|
CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
|
|
|
|
}
|
2007-09-25 09:54:36 +08:00
|
|
|
|
2011-01-20 14:21:59 +08:00
|
|
|
// Lower priority means schedule further down. For bottom-up scheduling, lower
|
|
|
|
// priority SUs are scheduled before higher priority SUs.
|
2011-01-15 05:11:41 +08:00
|
|
|
unsigned RegReductionPQBase::getNodePriority(const SUnit *SU) const {
|
|
|
|
assert(SU->NodeNum < SethiUllmanNumbers.size());
|
|
|
|
unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
|
|
|
|
if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
|
|
|
|
// CopyToReg should be close to its uses to facilitate coalescing and
|
|
|
|
// avoid spilling.
|
|
|
|
return 0;
|
2013-03-20 23:43:00 +08:00
|
|
|
if (Opc == TargetOpcode::EXTRACT_SUBREG ||
|
|
|
|
Opc == TargetOpcode::SUBREG_TO_REG ||
|
|
|
|
Opc == TargetOpcode::INSERT_SUBREG)
|
|
|
|
// EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG nodes should be
|
|
|
|
// close to their uses to facilitate coalescing.
|
|
|
|
return 0;
|
2011-01-15 05:11:41 +08:00
|
|
|
if (SU->NumSuccs == 0 && SU->NumPreds != 0)
|
|
|
|
// If SU does not have a register use, i.e. it doesn't produce a value
|
|
|
|
// that would be consumed (e.g. store), then it terminates a chain of
|
|
|
|
// computation. Give it a large SethiUllman number so it will be
|
|
|
|
// scheduled right before its predecessors that it doesn't lengthen
|
|
|
|
// their live ranges.
|
|
|
|
return 0xffff;
|
|
|
|
if (SU->NumPreds == 0 && SU->NumSuccs != 0)
|
|
|
|
// If SU does not have a register def, schedule it close to its uses
|
|
|
|
// because it does not lengthen any live ranges.
|
|
|
|
return 0;
|
2011-04-27 05:31:35 +08:00
|
|
|
#if 1
|
2011-01-15 05:11:41 +08:00
|
|
|
return SethiUllmanNumbers[SU->NodeNum];
|
2011-04-27 05:31:35 +08:00
|
|
|
#else
|
|
|
|
unsigned Priority = SethiUllmanNumbers[SU->NodeNum];
|
|
|
|
if (SU->isCallOp) {
|
|
|
|
// FIXME: This assumes all of the defs are used as call operands.
|
|
|
|
int NP = (int)Priority - SU->getNode()->getNumValues();
|
|
|
|
return (NP > 0) ? NP : 0;
|
|
|
|
}
|
|
|
|
return Priority;
|
|
|
|
#endif
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Register Pressure Tracking
|
|
|
|
//===----------------------------------------------------------------------===//
|
2010-01-06 07:48:12 +08:00
|
|
|
|
2012-09-12 06:23:19 +08:00
|
|
|
#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
|
2017-01-28 10:02:38 +08:00
|
|
|
LLVM_DUMP_METHOD void RegReductionPQBase::dumpRegPressure() const {
|
2017-01-26 03:29:04 +08:00
|
|
|
for (const TargetRegisterClass *RC : TRI->regclasses()) {
|
2011-01-15 05:11:41 +08:00
|
|
|
unsigned Id = RC->getID();
|
|
|
|
unsigned RP = RegPressure[Id];
|
|
|
|
if (!RP) continue;
|
2014-11-17 13:50:14 +08:00
|
|
|
DEBUG(dbgs() << TRI->getRegClassName(RC) << ": " << RP << " / "
|
|
|
|
<< RegLimit[Id] << '\n');
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
|
|
|
}
|
2017-01-28 10:02:38 +08:00
|
|
|
#endif
|
2010-05-20 14:13:19 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
bool RegReductionPQBase::HighRegPressure(const SUnit *SU) const {
|
|
|
|
if (!TLI)
|
|
|
|
return false;
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl())
|
2011-01-15 05:11:41 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
SUnit *PredSU = Pred.getSUnit();
|
2011-02-04 11:18:17 +08:00
|
|
|
// NumRegDefsLeft is zero when enough uses of this node have been scheduled
|
|
|
|
// to cover the number of registers defined (they are all live).
|
|
|
|
if (PredSU->NumRegDefsLeft == 0) {
|
2011-01-15 05:11:41 +08:00
|
|
|
continue;
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
2011-02-04 11:18:17 +08:00
|
|
|
for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
|
|
|
|
RegDefPos.IsValid(); RegDefPos.Advance()) {
|
2011-06-16 07:35:18 +08:00
|
|
|
unsigned RCId, Cost;
|
2012-05-08 06:10:26 +08:00
|
|
|
GetCostForDef(RegDefPos, TLI, TII, TRI, RCId, Cost, MF);
|
2011-06-16 07:35:18 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
if ((RegPressure[RCId] + Cost) >= RegLimit[RCId])
|
|
|
|
return true;
|
2007-09-25 09:54:36 +08:00
|
|
|
}
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
|
2011-03-05 16:00:22 +08:00
|
|
|
bool RegReductionPQBase::MayReduceRegPressure(SUnit *SU) const {
|
2011-01-15 05:11:41 +08:00
|
|
|
const SDNode *N = SU->getNode();
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
if (!N->isMachineOpcode() || !SU->NumSuccs)
|
|
|
|
return false;
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
|
|
|
|
for (unsigned i = 0; i != NumDefs; ++i) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = N->getSimpleValueType(i);
|
2011-01-15 05:11:41 +08:00
|
|
|
if (!N->hasAnyUseOfValue(i))
|
|
|
|
continue;
|
|
|
|
unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
if (RegPressure[RCId] >= RegLimit[RCId])
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2011-03-05 16:00:22 +08:00
|
|
|
// Compute the register pressure contribution by this instruction by count up
|
|
|
|
// for uses that are not live and down for defs. Only count register classes
|
|
|
|
// that are already under high pressure. As a side effect, compute the number of
|
|
|
|
// uses of registers that are already live.
|
|
|
|
//
|
|
|
|
// FIXME: This encompasses the logic in HighRegPressure and MayReduceRegPressure
|
|
|
|
// so could probably be factored.
|
|
|
|
int RegReductionPQBase::RegPressureDiff(SUnit *SU, unsigned &LiveUses) const {
|
|
|
|
LiveUses = 0;
|
|
|
|
int PDiff = 0;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl())
|
2011-03-05 16:00:22 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
SUnit *PredSU = Pred.getSUnit();
|
2011-03-05 16:00:22 +08:00
|
|
|
// NumRegDefsLeft is zero when enough uses of this node have been scheduled
|
|
|
|
// to cover the number of registers defined (they are all live).
|
|
|
|
if (PredSU->NumRegDefsLeft == 0) {
|
|
|
|
if (PredSU->getNode()->isMachineOpcode())
|
|
|
|
++LiveUses;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
|
|
|
|
RegDefPos.IsValid(); RegDefPos.Advance()) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = RegDefPos.GetValue();
|
2011-03-05 16:00:22 +08:00
|
|
|
unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
if (RegPressure[RCId] >= RegLimit[RCId])
|
|
|
|
++PDiff;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
const SDNode *N = SU->getNode();
|
|
|
|
|
2011-03-09 03:35:47 +08:00
|
|
|
if (!N || !N->isMachineOpcode() || !SU->NumSuccs)
|
2011-03-05 16:00:22 +08:00
|
|
|
return PDiff;
|
|
|
|
|
|
|
|
unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
|
|
|
|
for (unsigned i = 0; i != NumDefs; ++i) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = N->getSimpleValueType(i);
|
2011-03-05 16:00:22 +08:00
|
|
|
if (!N->hasAnyUseOfValue(i))
|
|
|
|
continue;
|
|
|
|
unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
if (RegPressure[RCId] >= RegLimit[RCId])
|
|
|
|
--PDiff;
|
|
|
|
}
|
|
|
|
return PDiff;
|
|
|
|
}
|
|
|
|
|
2012-03-08 07:00:49 +08:00
|
|
|
void RegReductionPQBase::scheduledNode(SUnit *SU) {
|
2011-01-15 05:11:41 +08:00
|
|
|
if (!TracksRegPressure)
|
|
|
|
return;
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2011-03-09 03:35:47 +08:00
|
|
|
if (!SU->getNode())
|
|
|
|
return;
|
2011-03-24 04:40:18 +08:00
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl())
|
2011-01-15 05:11:41 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
SUnit *PredSU = Pred.getSUnit();
|
2011-02-04 11:18:17 +08:00
|
|
|
// NumRegDefsLeft is zero when enough uses of this node have been scheduled
|
|
|
|
// to cover the number of registers defined (they are all live).
|
|
|
|
if (PredSU->NumRegDefsLeft == 0) {
|
2011-01-15 05:11:41 +08:00
|
|
|
continue;
|
|
|
|
}
|
2011-02-04 11:18:17 +08:00
|
|
|
// FIXME: The ScheduleDAG currently loses information about which of a
|
|
|
|
// node's values is consumed by each dependence. Consequently, if the node
|
|
|
|
// defines multiple register classes, we don't know which to pressurize
|
|
|
|
// here. Instead the following loop consumes the register defs in an
|
|
|
|
// arbitrary order. At least it handles the common case of clustered loads
|
|
|
|
// to the same class. For precise liveness, each SDep needs to indicate the
|
|
|
|
// result number. But that tightly couples the ScheduleDAG with the
|
|
|
|
// SelectionDAG making updates tricky. A simpler hack would be to attach a
|
|
|
|
// value type or register class to SDep.
|
|
|
|
//
|
|
|
|
// The most important aspect of register tracking is balancing the increase
|
|
|
|
// here with the reduction further below. Note that this SU may use multiple
|
|
|
|
// defs in PredSU. The can't be determined here, but we've already
|
|
|
|
// compensated by reducing NumRegDefsLeft in PredSU during
|
|
|
|
// ScheduleDAGSDNodes::AddSchedEdges.
|
|
|
|
--PredSU->NumRegDefsLeft;
|
|
|
|
unsigned SkipRegDefs = PredSU->NumRegDefsLeft;
|
|
|
|
for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
|
|
|
|
RegDefPos.IsValid(); RegDefPos.Advance(), --SkipRegDefs) {
|
|
|
|
if (SkipRegDefs)
|
2011-01-15 05:11:41 +08:00
|
|
|
continue;
|
2011-06-16 07:35:18 +08:00
|
|
|
|
|
|
|
unsigned RCId, Cost;
|
2012-05-08 06:10:26 +08:00
|
|
|
GetCostForDef(RegDefPos, TLI, TII, TRI, RCId, Cost, MF);
|
2011-06-16 07:35:18 +08:00
|
|
|
RegPressure[RCId] += Cost;
|
2011-02-04 11:18:17 +08:00
|
|
|
break;
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
|
|
|
}
|
2010-07-22 14:24:48 +08:00
|
|
|
|
2011-02-04 11:18:17 +08:00
|
|
|
// We should have this assert, but there may be dead SDNodes that never
|
|
|
|
// materialize as SUnits, so they don't appear to generate liveness.
|
|
|
|
//assert(SU->NumRegDefsLeft == 0 && "not all regdefs have scheduled uses");
|
|
|
|
int SkipRegDefs = (int)SU->NumRegDefsLeft;
|
|
|
|
for (ScheduleDAGSDNodes::RegDefIter RegDefPos(SU, scheduleDAG);
|
|
|
|
RegDefPos.IsValid(); RegDefPos.Advance(), --SkipRegDefs) {
|
|
|
|
if (SkipRegDefs > 0)
|
|
|
|
continue;
|
2011-06-16 07:35:18 +08:00
|
|
|
unsigned RCId, Cost;
|
2012-05-08 06:10:26 +08:00
|
|
|
GetCostForDef(RegDefPos, TLI, TII, TRI, RCId, Cost, MF);
|
2011-06-16 07:35:18 +08:00
|
|
|
if (RegPressure[RCId] < Cost) {
|
2011-02-04 11:18:17 +08:00
|
|
|
// Register pressure tracking is imprecise. This can happen. But we try
|
|
|
|
// hard not to let it happen because it likely results in poor scheduling.
|
|
|
|
DEBUG(dbgs() << " SU(" << SU->NodeNum << ") has too many regdefs\n");
|
|
|
|
RegPressure[RCId] = 0;
|
|
|
|
}
|
|
|
|
else {
|
2011-06-16 07:35:18 +08:00
|
|
|
RegPressure[RCId] -= Cost;
|
2010-07-21 14:09:07 +08:00
|
|
|
}
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
2017-01-28 10:02:38 +08:00
|
|
|
DEBUG(dumpRegPressure());
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2012-03-08 07:00:49 +08:00
|
|
|
void RegReductionPQBase::unscheduledNode(SUnit *SU) {
|
2011-01-15 05:11:41 +08:00
|
|
|
if (!TracksRegPressure)
|
|
|
|
return;
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
const SDNode *N = SU->getNode();
|
2011-03-09 03:35:47 +08:00
|
|
|
if (!N) return;
|
2011-03-24 04:40:18 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
if (!N->isMachineOpcode()) {
|
|
|
|
if (N->getOpcode() != ISD::CopyToReg)
|
|
|
|
return;
|
|
|
|
} else {
|
|
|
|
unsigned Opc = N->getMachineOpcode();
|
|
|
|
if (Opc == TargetOpcode::EXTRACT_SUBREG ||
|
|
|
|
Opc == TargetOpcode::INSERT_SUBREG ||
|
|
|
|
Opc == TargetOpcode::SUBREG_TO_REG ||
|
|
|
|
Opc == TargetOpcode::REG_SEQUENCE ||
|
|
|
|
Opc == TargetOpcode::IMPLICIT_DEF)
|
|
|
|
return;
|
|
|
|
}
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl())
|
2011-01-15 05:11:41 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
SUnit *PredSU = Pred.getSUnit();
|
2011-01-20 14:21:59 +08:00
|
|
|
// NumSuccsLeft counts all deps. Don't compare it with NumSuccs which only
|
|
|
|
// counts data deps.
|
|
|
|
if (PredSU->NumSuccsLeft != PredSU->Succs.size())
|
2011-01-15 05:11:41 +08:00
|
|
|
continue;
|
|
|
|
const SDNode *PN = PredSU->getNode();
|
|
|
|
if (!PN->isMachineOpcode()) {
|
|
|
|
if (PN->getOpcode() == ISD::CopyFromReg) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = PN->getSimpleValueType(0);
|
2011-01-15 05:11:41 +08:00
|
|
|
unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
|
|
|
|
}
|
|
|
|
continue;
|
2010-07-21 14:09:07 +08:00
|
|
|
}
|
2011-01-15 05:11:41 +08:00
|
|
|
unsigned POpc = PN->getMachineOpcode();
|
|
|
|
if (POpc == TargetOpcode::IMPLICIT_DEF)
|
|
|
|
continue;
|
2011-06-28 02:01:20 +08:00
|
|
|
if (POpc == TargetOpcode::EXTRACT_SUBREG ||
|
|
|
|
POpc == TargetOpcode::INSERT_SUBREG ||
|
|
|
|
POpc == TargetOpcode::SUBREG_TO_REG) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = PN->getSimpleValueType(0);
|
2011-01-15 05:11:41 +08:00
|
|
|
unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
|
|
|
|
continue;
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
2011-01-15 05:11:41 +08:00
|
|
|
unsigned NumDefs = TII->get(PN->getMachineOpcode()).getNumDefs();
|
|
|
|
for (unsigned i = 0; i != NumDefs; ++i) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = PN->getSimpleValueType(i);
|
2011-01-15 05:11:41 +08:00
|
|
|
if (!PN->hasAnyUseOfValue(i))
|
|
|
|
continue;
|
|
|
|
unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
if (RegPressure[RCId] < TLI->getRepRegClassCostFor(VT))
|
|
|
|
// Register pressure tracking is imprecise. This can happen.
|
|
|
|
RegPressure[RCId] = 0;
|
|
|
|
else
|
|
|
|
RegPressure[RCId] -= TLI->getRepRegClassCostFor(VT);
|
2010-07-21 14:09:07 +08:00
|
|
|
}
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
2010-07-21 14:09:07 +08:00
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
// Check for isMachineOpcode() as PrescheduleNodesWithMultipleUses()
|
|
|
|
// may transfer data dependencies to CopyToReg.
|
|
|
|
if (SU->NumSuccs && N->isMachineOpcode()) {
|
|
|
|
unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
|
|
|
|
for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
|
2012-12-14 02:45:35 +08:00
|
|
|
MVT VT = N->getSimpleValueType(i);
|
2011-01-15 05:11:41 +08:00
|
|
|
if (VT == MVT::Glue || VT == MVT::Other)
|
|
|
|
continue;
|
|
|
|
if (!N->hasAnyUseOfValue(i))
|
|
|
|
continue;
|
|
|
|
unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
|
|
|
|
RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
}
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
2017-01-28 10:02:38 +08:00
|
|
|
DEBUG(dumpRegPressure());
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Dynamic Node Priority for Register Pressure Reduction
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2007-03-15 06:43:40 +08:00
|
|
|
/// closestSucc - Returns the scheduled cycle of the successor which is
|
2009-03-13 07:55:10 +08:00
|
|
|
/// closest to the current cycle.
|
2007-03-14 07:25:11 +08:00
|
|
|
static unsigned closestSucc(const SUnit *SU) {
|
2008-12-16 11:25:46 +08:00
|
|
|
unsigned MaxHeight = 0;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Succ : SU->Succs) {
|
|
|
|
if (Succ.isCtrl()) continue; // ignore chain succs
|
|
|
|
unsigned Height = Succ.getSUnit()->getHeight();
|
2007-03-15 06:43:40 +08:00
|
|
|
// If there are bunch of CopyToRegs stacked up, they should be considered
|
|
|
|
// to be at the same position.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (Succ.getSUnit()->getNode() &&
|
|
|
|
Succ.getSUnit()->getNode()->getOpcode() == ISD::CopyToReg)
|
|
|
|
Height = closestSucc(Succ.getSUnit())+1;
|
2008-12-16 11:25:46 +08:00
|
|
|
if (Height > MaxHeight)
|
|
|
|
MaxHeight = Height;
|
2007-03-15 06:43:40 +08:00
|
|
|
}
|
2008-12-16 11:25:46 +08:00
|
|
|
return MaxHeight;
|
2007-03-14 07:25:11 +08:00
|
|
|
}
|
|
|
|
|
2007-12-20 10:22:36 +08:00
|
|
|
/// calcMaxScratches - Returns an cost estimate of the worse case requirement
|
2009-02-12 16:59:45 +08:00
|
|
|
/// for scratch registers, i.e. number of data dependencies.
|
2007-12-20 10:22:36 +08:00
|
|
|
static unsigned calcMaxScratches(const SUnit *SU) {
|
|
|
|
unsigned Scratches = 0;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl()) continue; // ignore chain preds
|
2009-02-12 17:52:13 +08:00
|
|
|
Scratches++;
|
|
|
|
}
|
2007-12-20 10:22:36 +08:00
|
|
|
return Scratches;
|
|
|
|
}
|
|
|
|
|
2011-04-13 08:38:32 +08:00
|
|
|
/// hasOnlyLiveInOpers - Return true if SU has only value predecessors that are
|
|
|
|
/// CopyFromReg from a virtual register.
|
|
|
|
static bool hasOnlyLiveInOpers(const SUnit *SU) {
|
|
|
|
bool RetVal = false;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl()) continue;
|
|
|
|
const SUnit *PredSU = Pred.getSUnit();
|
2011-04-13 08:38:32 +08:00
|
|
|
if (PredSU->getNode() &&
|
|
|
|
PredSU->getNode()->getOpcode() == ISD::CopyFromReg) {
|
|
|
|
unsigned Reg =
|
|
|
|
cast<RegisterSDNode>(PredSU->getNode()->getOperand(1))->getReg();
|
|
|
|
if (TargetRegisterInfo::isVirtualRegister(Reg)) {
|
|
|
|
RetVal = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return RetVal;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// hasOnlyLiveOutUses - Return true if SU has only value successors that are
|
Avoiding overly aggressive latency scheduling. If the two nodes share an
operand and one of them has a single use that is a live out copy, favor the
one that is live out. Otherwise it will be difficult to eliminate the copy
if the instruction is a loop induction variable update. e.g.
BB:
sub r1, r3, #1
str r0, [r2, r3]
mov r3, r1
cmp
bne BB
=>
BB:
str r0, [r2, r3]
sub r3, r3, #1
cmp
bne BB
This fixed the recent 256.bzip2 regression.
llvm-svn: 117675
2010-10-30 02:09:28 +08:00
|
|
|
/// CopyToReg to a virtual register. This SU def is probably a liveout and
|
|
|
|
/// it has no other use. It should be scheduled closer to the terminator.
|
|
|
|
static bool hasOnlyLiveOutUses(const SUnit *SU) {
|
|
|
|
bool RetVal = false;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Succ : SU->Succs) {
|
|
|
|
if (Succ.isCtrl()) continue;
|
|
|
|
const SUnit *SuccSU = Succ.getSUnit();
|
Avoiding overly aggressive latency scheduling. If the two nodes share an
operand and one of them has a single use that is a live out copy, favor the
one that is live out. Otherwise it will be difficult to eliminate the copy
if the instruction is a loop induction variable update. e.g.
BB:
sub r1, r3, #1
str r0, [r2, r3]
mov r3, r1
cmp
bne BB
=>
BB:
str r0, [r2, r3]
sub r3, r3, #1
cmp
bne BB
This fixed the recent 256.bzip2 regression.
llvm-svn: 117675
2010-10-30 02:09:28 +08:00
|
|
|
if (SuccSU->getNode() && SuccSU->getNode()->getOpcode() == ISD::CopyToReg) {
|
|
|
|
unsigned Reg =
|
|
|
|
cast<RegisterSDNode>(SuccSU->getNode()->getOperand(1))->getReg();
|
|
|
|
if (TargetRegisterInfo::isVirtualRegister(Reg)) {
|
|
|
|
RetVal = true;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
return RetVal;
|
|
|
|
}
|
|
|
|
|
2011-04-13 08:38:32 +08:00
|
|
|
// Set isVRegCycle for a node with only live in opers and live out uses. Also
|
|
|
|
// set isVRegCycle for its CopyFromReg operands.
|
|
|
|
//
|
|
|
|
// This is only relevant for single-block loops, in which case the VRegCycle
|
|
|
|
// node is likely an induction variable in which the operand and target virtual
|
|
|
|
// registers should be coalesced (e.g. pre/post increment values). Setting the
|
|
|
|
// isVRegCycle flag helps the scheduler prioritize other uses of the same
|
|
|
|
// CopyFromReg so that this node becomes the virtual register "kill". This
|
|
|
|
// avoids interference between the values live in and out of the block and
|
|
|
|
// eliminates a copy inside the loop.
|
|
|
|
static void initVRegCycle(SUnit *SU) {
|
|
|
|
if (DisableSchedVRegCycle)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (!hasOnlyLiveInOpers(SU) || !hasOnlyLiveOutUses(SU))
|
|
|
|
return;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "VRegCycle: SU(" << SU->NodeNum << ")\n");
|
|
|
|
|
|
|
|
SU->isVRegCycle = true;
|
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl()) continue;
|
|
|
|
Pred.getSUnit()->isVRegCycle = true;
|
Avoiding overly aggressive latency scheduling. If the two nodes share an
operand and one of them has a single use that is a live out copy, favor the
one that is live out. Otherwise it will be difficult to eliminate the copy
if the instruction is a loop induction variable update. e.g.
BB:
sub r1, r3, #1
str r0, [r2, r3]
mov r3, r1
cmp
bne BB
=>
BB:
str r0, [r2, r3]
sub r3, r3, #1
cmp
bne BB
This fixed the recent 256.bzip2 regression.
llvm-svn: 117675
2010-10-30 02:09:28 +08:00
|
|
|
}
|
2011-04-13 08:38:32 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// After scheduling the definition of a VRegCycle, clear the isVRegCycle flag of
|
|
|
|
// CopyFromReg operands. We should no longer penalize other uses of this VReg.
|
|
|
|
static void resetVRegCycle(SUnit *SU) {
|
|
|
|
if (!SU->isVRegCycle)
|
|
|
|
return;
|
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl()) continue; // ignore chain preds
|
|
|
|
SUnit *PredSU = Pred.getSUnit();
|
2011-04-13 08:38:32 +08:00
|
|
|
if (PredSU->isVRegCycle) {
|
|
|
|
assert(PredSU->getNode()->getOpcode() == ISD::CopyFromReg &&
|
|
|
|
"VRegCycle def must be CopyFromReg");
|
2016-02-04 06:44:14 +08:00
|
|
|
Pred.getSUnit()->isVRegCycle = false;
|
2011-04-13 08:38:32 +08:00
|
|
|
}
|
Avoiding overly aggressive latency scheduling. If the two nodes share an
operand and one of them has a single use that is a live out copy, favor the
one that is live out. Otherwise it will be difficult to eliminate the copy
if the instruction is a loop induction variable update. e.g.
BB:
sub r1, r3, #1
str r0, [r2, r3]
mov r3, r1
cmp
bne BB
=>
BB:
str r0, [r2, r3]
sub r3, r3, #1
cmp
bne BB
This fixed the recent 256.bzip2 regression.
llvm-svn: 117675
2010-10-30 02:09:28 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-04-13 08:38:32 +08:00
|
|
|
// Return true if this SUnit uses a CopyFromReg node marked as a VRegCycle. This
|
|
|
|
// means a node that defines the VRegCycle has not been scheduled yet.
|
|
|
|
static bool hasVRegCycleUse(const SUnit *SU) {
|
|
|
|
// If this SU also defines the VReg, don't hoist it as a "use".
|
|
|
|
if (SU->isVRegCycle)
|
|
|
|
return false;
|
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU->Preds) {
|
|
|
|
if (Pred.isCtrl()) continue; // ignore chain preds
|
|
|
|
if (Pred.getSUnit()->isVRegCycle &&
|
|
|
|
Pred.getSUnit()->getNode()->getOpcode() == ISD::CopyFromReg) {
|
2011-04-13 08:38:32 +08:00
|
|
|
DEBUG(dbgs() << " VReg cycle use: SU (" << SU->NodeNum << ")\n");
|
|
|
|
return true;
|
2011-04-08 03:54:57 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
// Check for either a dependence (latency) or resource (hazard) stall.
|
|
|
|
//
|
|
|
|
// Note: The ScheduleHazardRecognizer interface requires a non-const SU.
|
|
|
|
static bool BUHasStall(SUnit *SU, int Height, RegReductionPQBase *SPQ) {
|
|
|
|
if ((int)SPQ->getCurCycle() < Height) return true;
|
|
|
|
if (SPQ->getHazardRec()->getHazardType(SU, 0)
|
|
|
|
!= ScheduleHazardRecognizer::NoHazard)
|
|
|
|
return true;
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Return -1 if left has higher priority, 1 if right has higher priority.
|
|
|
|
// Return 0 if latency-based priority is equivalent.
|
|
|
|
static int BUCompareLatency(SUnit *left, SUnit *right, bool checkPref,
|
|
|
|
RegReductionPQBase *SPQ) {
|
2011-04-13 08:38:32 +08:00
|
|
|
// Scheduling an instruction that uses a VReg whose postincrement has not yet
|
|
|
|
// been scheduled will induce a copy. Model this as an extra cycle of latency.
|
|
|
|
int LPenalty = hasVRegCycleUse(left) ? 1 : 0;
|
|
|
|
int RPenalty = hasVRegCycleUse(right) ? 1 : 0;
|
|
|
|
int LHeight = (int)left->getHeight() + LPenalty;
|
|
|
|
int RHeight = (int)right->getHeight() + RPenalty;
|
2011-01-15 05:11:41 +08:00
|
|
|
|
2011-10-25 01:55:11 +08:00
|
|
|
bool LStall = (!checkPref || left->SchedulingPref == Sched::ILP) &&
|
2011-01-15 05:11:41 +08:00
|
|
|
BUHasStall(left, LHeight, SPQ);
|
2011-10-25 01:55:11 +08:00
|
|
|
bool RStall = (!checkPref || right->SchedulingPref == Sched::ILP) &&
|
2011-01-15 05:11:41 +08:00
|
|
|
BUHasStall(right, RHeight, SPQ);
|
|
|
|
|
|
|
|
// If scheduling one of the node will cause a pipeline stall, delay it.
|
|
|
|
// If scheduling either one of the node will cause a pipeline stall, sort
|
|
|
|
// them according to their height.
|
|
|
|
if (LStall) {
|
2011-12-08 05:35:59 +08:00
|
|
|
if (!RStall)
|
2011-01-15 05:11:41 +08:00
|
|
|
return 1;
|
2011-12-08 05:35:59 +08:00
|
|
|
if (LHeight != RHeight)
|
2011-01-15 05:11:41 +08:00
|
|
|
return LHeight > RHeight ? 1 : -1;
|
2011-12-08 05:35:59 +08:00
|
|
|
} else if (RStall)
|
2011-01-15 05:11:41 +08:00
|
|
|
return -1;
|
|
|
|
|
2011-01-21 13:51:33 +08:00
|
|
|
// If either node is scheduling for latency, sort them by height/depth
|
2011-01-15 05:11:41 +08:00
|
|
|
// and latency.
|
2011-10-25 01:55:11 +08:00
|
|
|
if (!checkPref || (left->SchedulingPref == Sched::ILP ||
|
|
|
|
right->SchedulingPref == Sched::ILP)) {
|
2012-06-05 11:44:34 +08:00
|
|
|
// If neither instruction stalls (!LStall && !RStall) and HazardRecognizer
|
|
|
|
// is enabled, grouping instructions by cycle, then its height is already
|
|
|
|
// covered so only its depth matters. We also reach this point if both stall
|
|
|
|
// but have the same height.
|
|
|
|
if (!SPQ->getHazardRec()->isEnabled()) {
|
2011-12-08 05:35:59 +08:00
|
|
|
if (LHeight != RHeight)
|
2011-01-21 13:51:33 +08:00
|
|
|
return LHeight > RHeight ? 1 : -1;
|
|
|
|
}
|
2012-06-05 11:44:34 +08:00
|
|
|
int LDepth = left->getDepth() - LPenalty;
|
|
|
|
int RDepth = right->getDepth() - RPenalty;
|
|
|
|
if (LDepth != RDepth) {
|
|
|
|
DEBUG(dbgs() << " Comparing latency of SU (" << left->NodeNum
|
|
|
|
<< ") depth " << LDepth << " vs SU (" << right->NodeNum
|
|
|
|
<< ") depth " << RDepth << "\n");
|
|
|
|
return LDepth < RDepth ? 1 : -1;
|
2011-01-15 05:11:41 +08:00
|
|
|
}
|
2011-12-08 05:35:59 +08:00
|
|
|
if (left->Latency != right->Latency)
|
2011-01-15 05:11:41 +08:00
|
|
|
return left->Latency > right->Latency ? 1 : -1;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool BURRSort(SUnit *left, SUnit *right, RegReductionPQBase *SPQ) {
|
2011-04-14 13:15:06 +08:00
|
|
|
// Schedule physical register definitions close to their use. This is
|
|
|
|
// motivated by microarchitectures that can fuse cmp+jump macro-ops. But as
|
|
|
|
// long as shortening physreg live ranges is generally good, we can defer
|
|
|
|
// creating a subtarget hook.
|
|
|
|
if (!DisableSchedPhysRegJoin) {
|
|
|
|
bool LHasPhysReg = left->hasPhysRegDefs;
|
|
|
|
bool RHasPhysReg = right->hasPhysRegDefs;
|
|
|
|
if (LHasPhysReg != RHasPhysReg) {
|
|
|
|
#ifndef NDEBUG
|
2013-07-15 16:02:13 +08:00
|
|
|
static const char *const PhysRegMsg[] = { " has no physreg",
|
|
|
|
" defines a physreg" };
|
2011-04-14 13:15:06 +08:00
|
|
|
#endif
|
|
|
|
DEBUG(dbgs() << " SU (" << left->NodeNum << ") "
|
|
|
|
<< PhysRegMsg[LHasPhysReg] << " SU(" << right->NodeNum << ") "
|
|
|
|
<< PhysRegMsg[RHasPhysReg] << "\n");
|
|
|
|
return LHasPhysReg < RHasPhysReg;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-04-26 12:57:37 +08:00
|
|
|
// Prioritize by Sethi-Ulmann number and push CopyToReg nodes down.
|
2007-01-09 07:55:53 +08:00
|
|
|
unsigned LPriority = SPQ->getNodePriority(left);
|
|
|
|
unsigned RPriority = SPQ->getNodePriority(right);
|
2011-04-27 05:31:35 +08:00
|
|
|
|
|
|
|
// Be really careful about hoisting call operands above previous calls.
|
|
|
|
// Only allows it if it would reduce register pressure.
|
|
|
|
if (left->isCall && right->isCallOp) {
|
|
|
|
unsigned RNumVals = right->getNode()->getNumValues();
|
|
|
|
RPriority = (RPriority > RNumVals) ? (RPriority - RNumVals) : 0;
|
|
|
|
}
|
|
|
|
if (right->isCall && left->isCallOp) {
|
|
|
|
unsigned LNumVals = left->getNode()->getNumValues();
|
|
|
|
LPriority = (LPriority > LNumVals) ? (LPriority - LNumVals) : 0;
|
|
|
|
}
|
|
|
|
|
2011-12-08 05:35:59 +08:00
|
|
|
if (LPriority != RPriority)
|
2008-03-01 08:39:47 +08:00
|
|
|
return LPriority > RPriority;
|
2011-03-08 09:51:56 +08:00
|
|
|
|
2011-04-27 05:31:35 +08:00
|
|
|
// One or both of the nodes are calls and their sethi-ullman numbers are the
|
|
|
|
// same, then keep source order.
|
|
|
|
if (left->isCall || right->isCall) {
|
|
|
|
unsigned LOrder = SPQ->getNodeOrdering(left);
|
|
|
|
unsigned ROrder = SPQ->getNodeOrdering(right);
|
|
|
|
|
|
|
|
// Prefer an ordering where the lower the non-zero order number, the higher
|
|
|
|
// the preference.
|
|
|
|
if ((LOrder || ROrder) && LOrder != ROrder)
|
|
|
|
return LOrder != 0 && (LOrder < ROrder || ROrder == 0);
|
|
|
|
}
|
|
|
|
|
2008-03-01 08:39:47 +08:00
|
|
|
// Try schedule def + use closer when Sethi-Ullman numbers are the same.
|
|
|
|
// e.g.
|
|
|
|
// t1 = op t2, c1
|
|
|
|
// t3 = op t4, c2
|
|
|
|
//
|
|
|
|
// and the following instructions are both ready.
|
|
|
|
// t2 = op c3
|
|
|
|
// t4 = op c4
|
|
|
|
//
|
|
|
|
// Then schedule t2 = op first.
|
|
|
|
// i.e.
|
|
|
|
// t4 = op c4
|
|
|
|
// t2 = op c3
|
|
|
|
// t1 = op t2, c1
|
|
|
|
// t3 = op t4, c2
|
|
|
|
//
|
|
|
|
// This creates more short live intervals.
|
|
|
|
unsigned LDist = closestSucc(left);
|
|
|
|
unsigned RDist = closestSucc(right);
|
2011-12-08 05:35:59 +08:00
|
|
|
if (LDist != RDist)
|
2008-03-01 08:39:47 +08:00
|
|
|
return LDist < RDist;
|
|
|
|
|
2009-02-12 16:59:45 +08:00
|
|
|
// How many registers becomes live when the node is scheduled.
|
2008-03-01 08:39:47 +08:00
|
|
|
unsigned LScratch = calcMaxScratches(left);
|
|
|
|
unsigned RScratch = calcMaxScratches(right);
|
2011-12-08 05:35:59 +08:00
|
|
|
if (LScratch != RScratch)
|
2008-03-01 08:39:47 +08:00
|
|
|
return LScratch > RScratch;
|
|
|
|
|
2011-04-27 05:31:35 +08:00
|
|
|
// Comparing latency against a call makes little sense unless the node
|
|
|
|
// is register pressure-neutral.
|
|
|
|
if ((left->isCall && RPriority > 0) || (right->isCall && LPriority > 0))
|
|
|
|
return (left->NodeQueueId > right->NodeQueueId);
|
|
|
|
|
|
|
|
// Do not compare latencies when one or both of the nodes are calls.
|
|
|
|
if (!DisableSchedCycles &&
|
|
|
|
!(left->isCall || right->isCall)) {
|
2011-01-15 05:11:41 +08:00
|
|
|
int result = BUCompareLatency(left, right, false /*checkPref*/, SPQ);
|
|
|
|
if (result != 0)
|
|
|
|
return result > 0;
|
|
|
|
}
|
|
|
|
else {
|
2011-12-08 05:35:59 +08:00
|
|
|
if (left->getHeight() != right->getHeight())
|
2011-01-15 05:11:41 +08:00
|
|
|
return left->getHeight() > right->getHeight();
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2011-12-08 05:35:59 +08:00
|
|
|
if (left->getDepth() != right->getDepth())
|
2011-01-15 05:11:41 +08:00
|
|
|
return left->getDepth() < right->getDepth();
|
|
|
|
}
|
2008-03-01 08:39:47 +08:00
|
|
|
|
2010-12-22 06:25:04 +08:00
|
|
|
assert(left->NodeQueueId && right->NodeQueueId &&
|
2008-07-02 17:23:51 +08:00
|
|
|
"NodeQueueId cannot be zero");
|
|
|
|
return (left->NodeQueueId > right->NodeQueueId);
|
|
|
|
}
|
|
|
|
|
2010-01-23 18:26:57 +08:00
|
|
|
// Bottom up
|
2011-01-15 05:11:41 +08:00
|
|
|
bool bu_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
|
2011-04-14 13:15:06 +08:00
|
|
|
if (int res = checkSpecialNodes(left, right))
|
|
|
|
return res > 0;
|
|
|
|
|
2010-01-23 18:26:57 +08:00
|
|
|
return BURRSort(left, right, SPQ);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Source order, otherwise bottom up.
|
2011-01-15 05:11:41 +08:00
|
|
|
bool src_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
|
2011-04-14 13:15:06 +08:00
|
|
|
if (int res = checkSpecialNodes(left, right))
|
|
|
|
return res > 0;
|
|
|
|
|
2010-01-23 18:26:57 +08:00
|
|
|
unsigned LOrder = SPQ->getNodeOrdering(left);
|
|
|
|
unsigned ROrder = SPQ->getNodeOrdering(right);
|
|
|
|
|
|
|
|
// Prefer an ordering where the lower the non-zero order number, the higher
|
|
|
|
// the preference.
|
|
|
|
if ((LOrder || ROrder) && LOrder != ROrder)
|
|
|
|
return LOrder != 0 && (LOrder < ROrder || ROrder == 0);
|
|
|
|
|
|
|
|
return BURRSort(left, right, SPQ);
|
|
|
|
}
|
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
// If the time between now and when the instruction will be ready can cover
|
|
|
|
// the spill code, then avoid adding it to the ready queue. This gives long
|
|
|
|
// stalls highest priority and allows hoisting across calls. It should also
|
|
|
|
// speed up processing the available queue.
|
|
|
|
bool hybrid_ls_rr_sort::isReady(SUnit *SU, unsigned CurCycle) const {
|
|
|
|
static const unsigned ReadyDelay = 3;
|
|
|
|
|
|
|
|
if (SPQ->MayReduceRegPressure(SU)) return true;
|
|
|
|
|
|
|
|
if (SU->getHeight() > (CurCycle + ReadyDelay)) return false;
|
|
|
|
|
|
|
|
if (SPQ->getHazardRec()->getHazardType(SU, -ReadyDelay)
|
|
|
|
!= ScheduleHazardRecognizer::NoHazard)
|
|
|
|
return false;
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Return true if right should be scheduled with higher priority than left.
|
|
|
|
bool hybrid_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
|
2011-04-14 13:15:06 +08:00
|
|
|
if (int res = checkSpecialNodes(left, right))
|
|
|
|
return res > 0;
|
|
|
|
|
2010-11-03 08:45:17 +08:00
|
|
|
if (left->isCall || right->isCall)
|
|
|
|
// No way to compute latency of calls.
|
|
|
|
return BURRSort(left, right, SPQ);
|
|
|
|
|
2010-07-27 05:49:07 +08:00
|
|
|
bool LHigh = SPQ->HighRegPressure(left);
|
|
|
|
bool RHigh = SPQ->HighRegPressure(right);
|
2010-07-24 08:39:05 +08:00
|
|
|
// Avoid causing spills. If register pressure is high, schedule for
|
|
|
|
// register pressure reduction.
|
2011-01-20 14:21:59 +08:00
|
|
|
if (LHigh && !RHigh) {
|
|
|
|
DEBUG(dbgs() << " pressure SU(" << left->NodeNum << ") > SU("
|
|
|
|
<< right->NodeNum << ")\n");
|
2010-07-22 07:53:58 +08:00
|
|
|
return true;
|
2011-01-20 14:21:59 +08:00
|
|
|
}
|
|
|
|
else if (!LHigh && RHigh) {
|
|
|
|
DEBUG(dbgs() << " pressure SU(" << right->NodeNum << ") > SU("
|
|
|
|
<< left->NodeNum << ")\n");
|
2010-07-22 07:53:58 +08:00
|
|
|
return false;
|
2011-01-20 14:21:59 +08:00
|
|
|
}
|
2011-04-13 08:38:32 +08:00
|
|
|
if (!LHigh && !RHigh) {
|
|
|
|
int result = BUCompareLatency(left, right, true /*checkPref*/, SPQ);
|
|
|
|
if (result != 0)
|
|
|
|
return result > 0;
|
2011-04-08 03:54:57 +08:00
|
|
|
}
|
2010-05-20 14:13:19 +08:00
|
|
|
return BURRSort(left, right, SPQ);
|
|
|
|
}
|
|
|
|
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
// Schedule as many instructions in each cycle as possible. So don't make an
|
|
|
|
// instruction available unless it is ready in the current cycle.
|
|
|
|
bool ilp_ls_rr_sort::isReady(SUnit *SU, unsigned CurCycle) const {
|
2011-01-15 05:11:41 +08:00
|
|
|
if (SU->getHeight() > CurCycle) return false;
|
|
|
|
|
|
|
|
if (SPQ->getHazardRec()->getHazardType(SU, 0)
|
|
|
|
!= ScheduleHazardRecognizer::NoHazard)
|
|
|
|
return false;
|
|
|
|
|
2011-03-04 10:03:45 +08:00
|
|
|
return true;
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
}
|
|
|
|
|
2011-03-10 00:19:12 +08:00
|
|
|
static bool canEnableCoalescing(SUnit *SU) {
|
2011-03-08 09:51:56 +08:00
|
|
|
unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
|
|
|
|
if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
|
|
|
|
// CopyToReg should be close to its uses to facilitate coalescing and
|
|
|
|
// avoid spilling.
|
|
|
|
return true;
|
|
|
|
|
2013-03-20 23:43:00 +08:00
|
|
|
if (Opc == TargetOpcode::EXTRACT_SUBREG ||
|
|
|
|
Opc == TargetOpcode::SUBREG_TO_REG ||
|
|
|
|
Opc == TargetOpcode::INSERT_SUBREG)
|
|
|
|
// EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG nodes should be
|
|
|
|
// close to their uses to facilitate coalescing.
|
|
|
|
return true;
|
2011-03-08 09:51:56 +08:00
|
|
|
|
|
|
|
if (SU->NumPreds == 0 && SU->NumSuccs != 0)
|
|
|
|
// If SU does not have a register def, schedule it close to its uses
|
|
|
|
// because it does not lengthen any live ranges.
|
|
|
|
return true;
|
|
|
|
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2011-03-05 16:04:11 +08:00
|
|
|
// list-ilp is currently an experimental scheduler that allows various
|
|
|
|
// heuristics to be enabled prior to the normal register reduction logic.
|
2011-01-15 05:11:41 +08:00
|
|
|
bool ilp_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
|
2011-04-14 13:15:06 +08:00
|
|
|
if (int res = checkSpecialNodes(left, right))
|
|
|
|
return res > 0;
|
|
|
|
|
2010-11-03 08:45:17 +08:00
|
|
|
if (left->isCall || right->isCall)
|
|
|
|
// No way to compute latency of calls.
|
|
|
|
return BURRSort(left, right, SPQ);
|
|
|
|
|
2011-03-08 09:51:56 +08:00
|
|
|
unsigned LLiveUses = 0, RLiveUses = 0;
|
|
|
|
int LPDiff = 0, RPDiff = 0;
|
|
|
|
if (!DisableSchedRegPressure || !DisableSchedLiveUses) {
|
|
|
|
LPDiff = SPQ->RegPressureDiff(left, LLiveUses);
|
|
|
|
RPDiff = SPQ->RegPressureDiff(right, RLiveUses);
|
|
|
|
}
|
2011-03-05 16:00:22 +08:00
|
|
|
if (!DisableSchedRegPressure && LPDiff != RPDiff) {
|
2011-03-08 09:51:56 +08:00
|
|
|
DEBUG(dbgs() << "RegPressureDiff SU(" << left->NodeNum << "): " << LPDiff
|
|
|
|
<< " != SU(" << right->NodeNum << "): " << RPDiff << "\n");
|
2011-03-05 16:00:22 +08:00
|
|
|
return LPDiff > RPDiff;
|
|
|
|
}
|
|
|
|
|
2011-03-08 09:51:56 +08:00
|
|
|
if (!DisableSchedRegPressure && (LPDiff > 0 || RPDiff > 0)) {
|
2011-03-10 00:19:12 +08:00
|
|
|
bool LReduce = canEnableCoalescing(left);
|
|
|
|
bool RReduce = canEnableCoalescing(right);
|
2011-03-08 09:51:56 +08:00
|
|
|
if (LReduce && !RReduce) return false;
|
|
|
|
if (RReduce && !LReduce) return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!DisableSchedLiveUses && (LLiveUses != RLiveUses)) {
|
|
|
|
DEBUG(dbgs() << "Live uses SU(" << left->NodeNum << "): " << LLiveUses
|
|
|
|
<< " != SU(" << right->NodeNum << "): " << RLiveUses << "\n");
|
2011-03-05 16:00:22 +08:00
|
|
|
return LLiveUses < RLiveUses;
|
|
|
|
}
|
|
|
|
|
2011-03-08 09:51:56 +08:00
|
|
|
if (!DisableSchedStalls) {
|
|
|
|
bool LStall = BUHasStall(left, left->getHeight(), SPQ);
|
|
|
|
bool RStall = BUHasStall(right, right->getHeight(), SPQ);
|
2011-12-08 05:35:59 +08:00
|
|
|
if (LStall != RStall)
|
2011-03-08 09:51:56 +08:00
|
|
|
return left->getHeight() > right->getHeight();
|
2011-03-05 16:00:22 +08:00
|
|
|
}
|
|
|
|
|
2011-03-05 18:29:25 +08:00
|
|
|
if (!DisableSchedCriticalPath) {
|
|
|
|
int spread = (int)left->getDepth() - (int)right->getDepth();
|
|
|
|
if (std::abs(spread) > MaxReorderWindow) {
|
2011-03-08 09:51:56 +08:00
|
|
|
DEBUG(dbgs() << "Depth of SU(" << left->NodeNum << "): "
|
|
|
|
<< left->getDepth() << " != SU(" << right->NodeNum << "): "
|
|
|
|
<< right->getDepth() << "\n");
|
2011-03-05 18:29:25 +08:00
|
|
|
return left->getDepth() < right->getDepth();
|
|
|
|
}
|
2011-03-05 16:00:22 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (!DisableSchedHeight && left->getHeight() != right->getHeight()) {
|
2011-03-08 09:51:56 +08:00
|
|
|
int spread = (int)left->getHeight() - (int)right->getHeight();
|
2011-12-08 05:35:59 +08:00
|
|
|
if (std::abs(spread) > MaxReorderWindow)
|
2011-03-08 09:51:56 +08:00
|
|
|
return left->getHeight() > right->getHeight();
|
2010-07-24 08:39:05 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
return BURRSort(left, right, SPQ);
|
|
|
|
}
|
|
|
|
|
2011-04-13 08:38:32 +08:00
|
|
|
void RegReductionPQBase::initNodes(std::vector<SUnit> &sunits) {
|
|
|
|
SUnits = &sunits;
|
|
|
|
// Add pseudo dependency edges for two-address nodes.
|
2011-11-10 15:43:16 +08:00
|
|
|
if (!Disable2AddrHack)
|
|
|
|
AddPseudoTwoAddrDeps();
|
2011-04-13 08:38:32 +08:00
|
|
|
// Reroute edges to nodes with multiple uses.
|
2012-03-23 03:31:17 +08:00
|
|
|
if (!TracksRegPressure && !SrcOrder)
|
2011-04-13 08:38:32 +08:00
|
|
|
PrescheduleNodesWithMultipleUses();
|
|
|
|
// Calculate node priorities.
|
|
|
|
CalculateSethiUllmanNumbers();
|
|
|
|
|
|
|
|
// For single block loops, mark nodes that look like canonical IV increments.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (scheduleDAG->BB->isSuccessor(scheduleDAG->BB))
|
|
|
|
for (SUnit &SU : sunits)
|
|
|
|
initVRegCycle(&SU);
|
2011-04-13 08:38:32 +08:00
|
|
|
}
|
|
|
|
|
2011-01-15 05:11:41 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Preschedule for Register Pressure
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
bool RegReductionPQBase::canClobber(const SUnit *SU, const SUnit *Op) {
|
2006-11-04 17:44:31 +08:00
|
|
|
if (SU->isTwoAddress) {
|
2008-11-14 05:36:12 +08:00
|
|
|
unsigned Opc = SU->getNode()->getMachineOpcode();
|
2011-06-29 03:10:37 +08:00
|
|
|
const MCInstrDesc &MCID = TII->get(Opc);
|
|
|
|
unsigned NumRes = MCID.getNumDefs();
|
|
|
|
unsigned NumOps = MCID.getNumOperands() - NumRes;
|
2006-11-04 17:44:31 +08:00
|
|
|
for (unsigned i = 0; i != NumOps; ++i) {
|
2011-06-29 03:10:37 +08:00
|
|
|
if (MCID.getOperandConstraint(i+NumRes, MCOI::TIED_TO) != -1) {
|
2008-11-14 05:36:12 +08:00
|
|
|
SDNode *DU = SU->getNode()->getOperand(i).getNode();
|
2008-06-22 03:18:17 +08:00
|
|
|
if (DU->getNodeId() != -1 &&
|
|
|
|
Op->OrigNode == &(*SUnits)[DU->getNodeId()])
|
2006-11-04 17:44:31 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2011-09-01 08:54:31 +08:00
|
|
|
/// canClobberReachingPhysRegUse - True if SU would clobber one of it's
|
|
|
|
/// successor's explicit physregs whose definition can reach DepSU.
|
|
|
|
/// i.e. DepSU should not be scheduled above SU.
|
|
|
|
static bool canClobberReachingPhysRegUse(const SUnit *DepSU, const SUnit *SU,
|
|
|
|
ScheduleDAGRRList *scheduleDAG,
|
|
|
|
const TargetInstrInfo *TII,
|
|
|
|
const TargetRegisterInfo *TRI) {
|
2015-12-05 15:13:35 +08:00
|
|
|
const MCPhysReg *ImpDefs
|
2011-09-01 08:54:31 +08:00
|
|
|
= TII->get(SU->getNode()->getMachineOpcode()).getImplicitDefs();
|
2012-02-14 07:25:24 +08:00
|
|
|
const uint32_t *RegMask = getNodeRegMask(SU->getNode());
|
|
|
|
if(!ImpDefs && !RegMask)
|
2011-09-01 08:54:31 +08:00
|
|
|
return false;
|
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Succ : SU->Succs) {
|
|
|
|
SUnit *SuccSU = Succ.getSUnit();
|
|
|
|
for (const SDep &SuccPred : SuccSU->Preds) {
|
|
|
|
if (!SuccPred.isAssignedRegDep())
|
2011-09-01 08:54:31 +08:00
|
|
|
continue;
|
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
if (RegMask &&
|
|
|
|
MachineOperand::clobbersPhysReg(RegMask, SuccPred.getReg()) &&
|
|
|
|
scheduleDAG->IsReachable(DepSU, SuccPred.getSUnit()))
|
2012-02-14 07:25:24 +08:00
|
|
|
return true;
|
|
|
|
|
|
|
|
if (ImpDefs)
|
2015-12-05 15:13:35 +08:00
|
|
|
for (const MCPhysReg *ImpDef = ImpDefs; *ImpDef; ++ImpDef)
|
2012-02-14 07:25:24 +08:00
|
|
|
// Return true if SU clobbers this physical register use and the
|
|
|
|
// definition of the register reaches from DepSU. IsReachable queries
|
|
|
|
// a topological forward sort of the DAG (following the successors).
|
2016-02-04 06:44:14 +08:00
|
|
|
if (TRI->regsOverlap(*ImpDef, SuccPred.getReg()) &&
|
|
|
|
scheduleDAG->IsReachable(DepSU, SuccPred.getSUnit()))
|
2012-02-14 07:25:24 +08:00
|
|
|
return true;
|
2011-09-01 08:54:31 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2007-12-20 17:25:31 +08:00
|
|
|
/// canClobberPhysRegDefs - True if SU would clobber one of SuccSU's
|
2008-06-22 06:05:24 +08:00
|
|
|
/// physical register defs.
|
2008-08-05 22:45:15 +08:00
|
|
|
static bool canClobberPhysRegDefs(const SUnit *SuccSU, const SUnit *SU,
|
2007-12-20 17:25:31 +08:00
|
|
|
const TargetInstrInfo *TII,
|
2008-02-11 02:45:23 +08:00
|
|
|
const TargetRegisterInfo *TRI) {
|
2008-11-14 05:36:12 +08:00
|
|
|
SDNode *N = SuccSU->getNode();
|
2008-07-18 03:10:17 +08:00
|
|
|
unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
|
2015-12-05 15:13:35 +08:00
|
|
|
const MCPhysReg *ImpDefs = TII->get(N->getMachineOpcode()).getImplicitDefs();
|
2008-06-22 06:05:24 +08:00
|
|
|
assert(ImpDefs && "Caller should check hasPhysRegDefs");
|
2009-03-24 00:23:01 +08:00
|
|
|
for (const SDNode *SUNode = SU->getNode(); SUNode;
|
2010-12-24 01:24:32 +08:00
|
|
|
SUNode = SUNode->getGluedNode()) {
|
2009-03-24 00:23:01 +08:00
|
|
|
if (!SUNode->isMachineOpcode())
|
2008-09-17 23:25:49 +08:00
|
|
|
continue;
|
2015-12-05 15:13:35 +08:00
|
|
|
const MCPhysReg *SUImpDefs =
|
2009-03-24 00:23:01 +08:00
|
|
|
TII->get(SUNode->getMachineOpcode()).getImplicitDefs();
|
2012-02-14 07:25:24 +08:00
|
|
|
const uint32_t *SURegMask = getNodeRegMask(SUNode);
|
|
|
|
if (!SUImpDefs && !SURegMask)
|
|
|
|
continue;
|
2009-03-24 00:23:01 +08:00
|
|
|
for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
|
2014-11-17 05:17:18 +08:00
|
|
|
MVT VT = N->getSimpleValueType(i);
|
2010-12-21 10:38:05 +08:00
|
|
|
if (VT == MVT::Glue || VT == MVT::Other)
|
2009-03-24 00:23:01 +08:00
|
|
|
continue;
|
|
|
|
if (!N->hasAnyUseOfValue(i))
|
|
|
|
continue;
|
|
|
|
unsigned Reg = ImpDefs[i - NumDefs];
|
2012-02-14 07:25:24 +08:00
|
|
|
if (SURegMask && MachineOperand::clobbersPhysReg(SURegMask, Reg))
|
|
|
|
return true;
|
|
|
|
if (!SUImpDefs)
|
|
|
|
continue;
|
2009-03-24 00:23:01 +08:00
|
|
|
for (;*SUImpDefs; ++SUImpDefs) {
|
|
|
|
unsigned SUReg = *SUImpDefs;
|
|
|
|
if (TRI->regsOverlap(Reg, SUReg))
|
|
|
|
return true;
|
|
|
|
}
|
2007-12-20 17:25:31 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2009-03-24 08:49:12 +08:00
|
|
|
/// PrescheduleNodesWithMultipleUses - Nodes with multiple uses
|
|
|
|
/// are not handled well by the general register pressure reduction
|
|
|
|
/// heuristics. When presented with code like this:
|
|
|
|
///
|
|
|
|
/// N
|
|
|
|
/// / |
|
|
|
|
/// / |
|
|
|
|
/// U store
|
|
|
|
/// |
|
|
|
|
/// ...
|
|
|
|
///
|
|
|
|
/// the heuristics tend to push the store up, but since the
|
|
|
|
/// operand of the store has another use (U), this would increase
|
|
|
|
/// the length of that other use (the U->N edge).
|
|
|
|
///
|
|
|
|
/// This function transforms code like the above to route U's
|
|
|
|
/// dependence through the store when possible, like this:
|
|
|
|
///
|
|
|
|
/// N
|
|
|
|
/// ||
|
|
|
|
/// ||
|
|
|
|
/// store
|
|
|
|
/// |
|
|
|
|
/// U
|
|
|
|
/// |
|
|
|
|
/// ...
|
|
|
|
///
|
|
|
|
/// This results in the store being scheduled immediately
|
|
|
|
/// after N, which shortens the U->N live range, reducing
|
|
|
|
/// register pressure.
|
|
|
|
///
|
2011-01-15 05:11:41 +08:00
|
|
|
void RegReductionPQBase::PrescheduleNodesWithMultipleUses() {
|
2009-03-24 08:49:12 +08:00
|
|
|
// Visit all the nodes in topological order, working top-down.
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SUnit &SU : *SUnits) {
|
2009-03-24 08:49:12 +08:00
|
|
|
// For now, only look at nodes with no data successors, such as stores.
|
|
|
|
// These are especially important, due to the heuristics in
|
|
|
|
// getNodePriority for nodes with no data successors.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SU.NumSuccs != 0)
|
2009-03-24 08:49:12 +08:00
|
|
|
continue;
|
|
|
|
// For now, only look at nodes with exactly one data predecessor.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SU.NumPreds != 1)
|
2009-03-24 08:49:12 +08:00
|
|
|
continue;
|
|
|
|
// Avoid prescheduling copies to virtual registers, which don't behave
|
|
|
|
// like other nodes from the perspective of scheduling heuristics.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SDNode *N = SU.getNode())
|
2009-03-24 08:49:12 +08:00
|
|
|
if (N->getOpcode() == ISD::CopyToReg &&
|
|
|
|
TargetRegisterInfo::isVirtualRegister
|
|
|
|
(cast<RegisterSDNode>(N->getOperand(1))->getReg()))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Locate the single data predecessor.
|
2014-04-14 08:51:57 +08:00
|
|
|
SUnit *PredSU = nullptr;
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &Pred : SU.Preds)
|
|
|
|
if (!Pred.isCtrl()) {
|
|
|
|
PredSU = Pred.getSUnit();
|
2009-03-24 08:49:12 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
assert(PredSU);
|
|
|
|
|
|
|
|
// Don't rewrite edges that carry physregs, because that requires additional
|
|
|
|
// support infrastructure.
|
|
|
|
if (PredSU->hasPhysRegDefs)
|
|
|
|
continue;
|
|
|
|
// Short-circuit the case where SU is PredSU's only data successor.
|
|
|
|
if (PredSU->NumSuccs == 1)
|
|
|
|
continue;
|
|
|
|
// Avoid prescheduling to copies from virtual registers, which don't behave
|
2011-02-04 11:18:17 +08:00
|
|
|
// like other nodes from the perspective of scheduling heuristics.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SDNode *N = SU.getNode())
|
2009-03-24 08:49:12 +08:00
|
|
|
if (N->getOpcode() == ISD::CopyFromReg &&
|
|
|
|
TargetRegisterInfo::isVirtualRegister
|
|
|
|
(cast<RegisterSDNode>(N->getOperand(1))->getReg()))
|
|
|
|
continue;
|
|
|
|
|
|
|
|
// Perform checks on the successors of PredSU.
|
2016-02-04 06:44:14 +08:00
|
|
|
for (const SDep &PredSucc : PredSU->Succs) {
|
|
|
|
SUnit *PredSuccSU = PredSucc.getSUnit();
|
|
|
|
if (PredSuccSU == &SU) continue;
|
2009-03-24 08:49:12 +08:00
|
|
|
// If PredSU has another successor with no data successors, for
|
|
|
|
// now don't attempt to choose either over the other.
|
|
|
|
if (PredSuccSU->NumSuccs == 0)
|
|
|
|
goto outer_loop_continue;
|
|
|
|
// Don't break physical register dependencies.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SU.hasPhysRegClobbers && PredSuccSU->hasPhysRegDefs)
|
|
|
|
if (canClobberPhysRegDefs(PredSuccSU, &SU, TII, TRI))
|
2009-03-24 08:49:12 +08:00
|
|
|
goto outer_loop_continue;
|
|
|
|
// Don't introduce graph cycles.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (scheduleDAG->IsReachable(&SU, PredSuccSU))
|
2009-03-24 08:49:12 +08:00
|
|
|
goto outer_loop_continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Ok, the transformation is safe and the heuristics suggest it is
|
|
|
|
// profitable. Update the graph.
|
2016-02-04 06:44:14 +08:00
|
|
|
DEBUG(dbgs() << " Prescheduling SU #" << SU.NodeNum
|
2010-05-20 14:13:19 +08:00
|
|
|
<< " next to PredSU #" << PredSU->NodeNum
|
2009-08-23 14:35:02 +08:00
|
|
|
<< " to guide scheduling in the presence of multiple uses\n");
|
2009-03-24 08:49:12 +08:00
|
|
|
for (unsigned i = 0; i != PredSU->Succs.size(); ++i) {
|
|
|
|
SDep Edge = PredSU->Succs[i];
|
|
|
|
assert(!Edge.isAssignedRegDep());
|
|
|
|
SUnit *SuccSU = Edge.getSUnit();
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SuccSU != &SU) {
|
2009-03-24 08:49:12 +08:00
|
|
|
Edge.setSUnit(PredSU);
|
|
|
|
scheduleDAG->RemovePred(SuccSU, Edge);
|
2016-02-04 06:44:14 +08:00
|
|
|
scheduleDAG->AddPred(&SU, Edge);
|
|
|
|
Edge.setSUnit(&SU);
|
2009-03-24 08:49:12 +08:00
|
|
|
scheduleDAG->AddPred(SuccSU, Edge);
|
|
|
|
--i;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
outer_loop_continue:;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2006-05-12 07:55:42 +08:00
|
|
|
/// AddPseudoTwoAddrDeps - If two nodes share an operand and one of them uses
|
|
|
|
/// it as a def&use operand. Add a pseudo control edge from it to the other
|
|
|
|
/// node (if it won't create a cycle) so the two-address one will be scheduled
|
2007-09-29 06:32:30 +08:00
|
|
|
/// first (lower in the schedule). If both nodes are two-address, favor the
|
|
|
|
/// one that has a CopyToReg use (more likely to be a loop induction update).
|
|
|
|
/// If both are two-address, but one is commutable while the other is not
|
|
|
|
/// commutable, favor the one that's not commutable.
|
2011-11-09 22:20:48 +08:00
|
|
|
void RegReductionPQBase::AddPseudoTwoAddrDeps() {
|
2016-02-04 06:44:14 +08:00
|
|
|
for (SUnit &SU : *SUnits) {
|
|
|
|
if (!SU.isTwoAddress)
|
2006-11-04 17:44:31 +08:00
|
|
|
continue;
|
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
SDNode *Node = SU.getNode();
|
|
|
|
if (!Node || !Node->isMachineOpcode() || SU.getNode()->getGluedNode())
|
2006-11-04 17:44:31 +08:00
|
|
|
continue;
|
|
|
|
|
2016-02-04 06:44:14 +08:00
|
|
|
bool isLiveOut = hasOnlyLiveOutUses(&SU);
|
2008-07-18 03:10:17 +08:00
|
|
|
unsigned Opc = Node->getMachineOpcode();
|
2011-06-29 03:10:37 +08:00
|
|
|
const MCInstrDesc &MCID = TII->get(Opc);
|
|
|
|
unsigned NumRes = MCID.getNumDefs();
|
|
|
|
unsigned NumOps = MCID.getNumOperands() - NumRes;
|
2006-11-04 17:44:31 +08:00
|
|
|
for (unsigned j = 0; j != NumOps; ++j) {
|
2011-06-29 03:10:37 +08:00
|
|
|
if (MCID.getOperandConstraint(j+NumRes, MCOI::TIED_TO) == -1)
|
2008-11-19 10:00:32 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
SDNode *DU = SU.getNode()->getOperand(j).getNode();
|
2008-11-19 10:00:32 +08:00
|
|
|
if (DU->getNodeId() == -1)
|
|
|
|
continue;
|
|
|
|
const SUnit *DUSU = &(*SUnits)[DU->getNodeId()];
|
2016-02-04 06:44:14 +08:00
|
|
|
if (!DUSU)
|
|
|
|
continue;
|
|
|
|
for (const SDep &Succ : DUSU->Succs) {
|
|
|
|
if (Succ.isCtrl())
|
|
|
|
continue;
|
|
|
|
SUnit *SuccSU = Succ.getSUnit();
|
|
|
|
if (SuccSU == &SU)
|
2007-11-09 09:27:11 +08:00
|
|
|
continue;
|
2008-11-19 10:00:32 +08:00
|
|
|
// Be conservative. Ignore if nodes aren't at roughly the same
|
|
|
|
// depth and height.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SuccSU->getHeight() < SU.getHeight() &&
|
|
|
|
(SU.getHeight() - SuccSU->getHeight()) > 1)
|
2008-11-19 10:00:32 +08:00
|
|
|
continue;
|
2009-04-17 04:59:02 +08:00
|
|
|
// Skip past COPY_TO_REGCLASS nodes, so that the pseudo edge
|
|
|
|
// constrains whatever is using the copy, instead of the copy
|
|
|
|
// itself. In the case that the copy is coalesced, this
|
|
|
|
// preserves the intent of the pseudo two-address heurietics.
|
|
|
|
while (SuccSU->Succs.size() == 1 &&
|
|
|
|
SuccSU->getNode()->isMachineOpcode() &&
|
|
|
|
SuccSU->getNode()->getMachineOpcode() ==
|
2010-02-10 03:54:29 +08:00
|
|
|
TargetOpcode::COPY_TO_REGCLASS)
|
2009-04-17 04:59:02 +08:00
|
|
|
SuccSU = SuccSU->Succs.front().getSUnit();
|
|
|
|
// Don't constrain non-instruction nodes.
|
2008-11-19 10:00:32 +08:00
|
|
|
if (!SuccSU->getNode() || !SuccSU->getNode()->isMachineOpcode())
|
|
|
|
continue;
|
|
|
|
// Don't constrain nodes with physical register defs if the
|
|
|
|
// predecessor can clobber them.
|
2016-02-04 06:44:14 +08:00
|
|
|
if (SuccSU->hasPhysRegDefs && SU.hasPhysRegClobbers) {
|
|
|
|
if (canClobberPhysRegDefs(SuccSU, &SU, TII, TRI))
|
2007-10-12 16:50:34 +08:00
|
|
|
continue;
|
2008-11-19 10:00:32 +08:00
|
|
|
}
|
2009-04-17 04:57:10 +08:00
|
|
|
// Don't constrain EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG;
|
|
|
|
// these may be coalesced away. We want them close to their uses.
|
2008-11-19 10:00:32 +08:00
|
|
|
unsigned SuccOpc = SuccSU->getNode()->getMachineOpcode();
|
2010-02-10 03:54:29 +08:00
|
|
|
if (SuccOpc == TargetOpcode::EXTRACT_SUBREG ||
|
|
|
|
SuccOpc == TargetOpcode::INSERT_SUBREG ||
|
|
|
|
SuccOpc == TargetOpcode::SUBREG_TO_REG)
|
2008-11-19 10:00:32 +08:00
|
|
|
continue;
|
2016-02-04 06:44:14 +08:00
|
|
|
if (!canClobberReachingPhysRegUse(SuccSU, &SU, scheduleDAG, TII, TRI) &&
|
2011-09-01 08:54:31 +08:00
|
|
|
(!canClobber(SuccSU, DUSU) ||
|
Avoiding overly aggressive latency scheduling. If the two nodes share an
operand and one of them has a single use that is a live out copy, favor the
one that is live out. Otherwise it will be difficult to eliminate the copy
if the instruction is a loop induction variable update. e.g.
BB:
sub r1, r3, #1
str r0, [r2, r3]
mov r3, r1
cmp
bne BB
=>
BB:
str r0, [r2, r3]
sub r3, r3, #1
cmp
bne BB
This fixed the recent 256.bzip2 regression.
llvm-svn: 117675
2010-10-30 02:09:28 +08:00
|
|
|
(isLiveOut && !hasOnlyLiveOutUses(SuccSU)) ||
|
2016-02-04 06:44:14 +08:00
|
|
|
(!SU.isCommutable && SuccSU->isCommutable)) &&
|
|
|
|
!scheduleDAG->IsReachable(SuccSU, &SU)) {
|
2010-05-20 14:13:19 +08:00
|
|
|
DEBUG(dbgs() << " Adding a pseudo-two-addr edge from SU #"
|
2016-02-04 06:44:14 +08:00
|
|
|
<< SU.NodeNum << " to SU #" << SuccSU->NodeNum << "\n");
|
|
|
|
scheduleDAG->AddPred(&SU, SDep(SuccSU, SDep::Artificial));
|
2006-11-04 17:44:31 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Public Constructor Functions
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2009-02-11 12:27:20 +08:00
|
|
|
llvm::ScheduleDAGSDNodes *
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
llvm::createBURRListDAGScheduler(SelectionDAGISel *IS,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2014-10-09 14:28:06 +08:00
|
|
|
const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
|
|
|
|
const TargetInstrInfo *TII = STI.getInstrInfo();
|
|
|
|
const TargetRegisterInfo *TRI = STI.getRegisterInfo();
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2010-07-21 14:09:07 +08:00
|
|
|
BURegReductionPriorityQueue *PQ =
|
2014-04-14 08:51:57 +08:00
|
|
|
new BURegReductionPriorityQueue(*IS->MF, false, false, TII, TRI, nullptr);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, false, PQ, OptLevel);
|
2008-07-02 17:23:51 +08:00
|
|
|
PQ->setScheduleDAG(SD);
|
2010-12-22 06:25:04 +08:00
|
|
|
return SD;
|
2006-05-12 07:55:42 +08:00
|
|
|
}
|
|
|
|
|
2010-01-23 18:26:57 +08:00
|
|
|
llvm::ScheduleDAGSDNodes *
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
llvm::createSourceListDAGScheduler(SelectionDAGISel *IS,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2014-10-09 14:28:06 +08:00
|
|
|
const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
|
|
|
|
const TargetInstrInfo *TII = STI.getInstrInfo();
|
|
|
|
const TargetRegisterInfo *TRI = STI.getRegisterInfo();
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2010-07-21 14:09:07 +08:00
|
|
|
SrcRegReductionPriorityQueue *PQ =
|
2014-04-14 08:51:57 +08:00
|
|
|
new SrcRegReductionPriorityQueue(*IS->MF, false, true, TII, TRI, nullptr);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, false, PQ, OptLevel);
|
2010-05-20 14:13:19 +08:00
|
|
|
PQ->setScheduleDAG(SD);
|
2010-12-22 06:25:04 +08:00
|
|
|
return SD;
|
2010-05-20 14:13:19 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
llvm::ScheduleDAGSDNodes *
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
llvm::createHybridListDAGScheduler(SelectionDAGISel *IS,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2014-10-09 14:28:06 +08:00
|
|
|
const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
|
|
|
|
const TargetInstrInfo *TII = STI.getInstrInfo();
|
|
|
|
const TargetRegisterInfo *TRI = STI.getRegisterInfo();
|
2014-10-08 15:32:17 +08:00
|
|
|
const TargetLowering *TLI = IS->TLI;
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2010-07-21 14:09:07 +08:00
|
|
|
HybridBURRPriorityQueue *PQ =
|
2012-03-23 03:31:17 +08:00
|
|
|
new HybridBURRPriorityQueue(*IS->MF, true, false, TII, TRI, TLI);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
|
|
|
|
ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, true, PQ, OptLevel);
|
2010-01-23 18:26:57 +08:00
|
|
|
PQ->setScheduleDAG(SD);
|
2010-12-22 06:25:04 +08:00
|
|
|
return SD;
|
2010-01-23 18:26:57 +08:00
|
|
|
}
|
2010-07-24 08:39:05 +08:00
|
|
|
|
|
|
|
llvm::ScheduleDAGSDNodes *
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
llvm::createILPListDAGScheduler(SelectionDAGISel *IS,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2014-10-09 14:28:06 +08:00
|
|
|
const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
|
|
|
|
const TargetInstrInfo *TII = STI.getInstrInfo();
|
|
|
|
const TargetRegisterInfo *TRI = STI.getRegisterInfo();
|
2014-10-08 15:32:17 +08:00
|
|
|
const TargetLowering *TLI = IS->TLI;
|
2010-12-22 06:25:04 +08:00
|
|
|
|
2010-07-24 08:39:05 +08:00
|
|
|
ILPBURRPriorityQueue *PQ =
|
2012-03-23 03:31:17 +08:00
|
|
|
new ILPBURRPriorityQueue(*IS->MF, true, false, TII, TRI, TLI);
|
Various bits of framework needed for precise machine-level selection
DAG scheduling during isel. Most new functionality is currently
guarded by -enable-sched-cycles and -enable-sched-hazard.
Added InstrItineraryData::IssueWidth field, currently derived from
ARM itineraries, but could be initialized differently on other targets.
Added ScheduleHazardRecognizer::MaxLookAhead to indicate whether it is
active, and if so how many cycles of state it holds.
Added SchedulingPriorityQueue::HasReadyFilter to allowing gating entry
into the scheduler's available queue.
ScoreboardHazardRecognizer now accesses the ScheduleDAG in order to
get information about it's SUnits, provides RecedeCycle for bottom-up
scheduling, correctly computes scoreboard depth, tracks IssueCount, and
considers potential stall cycles when checking for hazards.
ScheduleDAGRRList now models machine cycles and hazards (under
flags). It tracks MinAvailableCycle, drives the hazard recognizer and
priority queue's ready filter, manages a new PendingQueue, properly
accounts for stall cycles, etc.
llvm-svn: 122541
2010-12-24 13:03:26 +08:00
|
|
|
ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, true, PQ, OptLevel);
|
2010-07-24 08:39:05 +08:00
|
|
|
PQ->setScheduleDAG(SD);
|
2010-12-22 06:25:04 +08:00
|
|
|
return SD;
|
2010-07-24 08:39:05 +08:00
|
|
|
}
|