2021-01-21 21:54:20 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
2020-12-11 16:08:10 +08:00
|
|
|
; RUN: llc -mtriple=riscv32 -mattr=+experimental-v -verify-machineinstrs \
|
2021-05-27 00:59:10 +08:00
|
|
|
; RUN: < %s | FileCheck %s
|
2020-12-11 16:08:10 +08:00
|
|
|
declare <vscale x 1 x i16> @llvm.riscv.vwadd.w.nxv1i16.nxv1i8(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vwadd.w_wv_nxv1i16_nxv1i16_nxv1i8(<vscale x 1 x i16> %0, <vscale x 1 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv1i16_nxv1i16_nxv1i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vwadd.w.nxv1i16.nxv1i8(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i16> @llvm.riscv.vwadd.w.mask.nxv1i16.nxv1i8(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vwadd.w_mask_wv_nxv1i16_nxv1i16_nxv1i8(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, <vscale x 1 x i8> %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv1i16_nxv1i16_nxv1i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v9, v10, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vwadd.w.mask.nxv1i16.nxv1i8(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
<vscale x 1 x i8> %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i16> @llvm.riscv.vwadd.w.nxv2i16.nxv2i8(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vwadd.w_wv_nxv2i16_nxv2i16_nxv2i8(<vscale x 2 x i16> %0, <vscale x 2 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv2i16_nxv2i16_nxv2i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vwadd.w.nxv2i16.nxv2i8(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i16> @llvm.riscv.vwadd.w.mask.nxv2i16.nxv2i8(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vwadd.w_mask_wv_nxv2i16_nxv2i16_nxv2i8(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, <vscale x 2 x i8> %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv2i16_nxv2i16_nxv2i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v9, v10, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vwadd.w.mask.nxv2i16.nxv2i8(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
<vscale x 2 x i8> %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i16> @llvm.riscv.vwadd.w.nxv4i16.nxv4i8(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vwadd.w_wv_nxv4i16_nxv4i16_nxv4i8(<vscale x 4 x i16> %0, <vscale x 4 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv4i16_nxv4i16_nxv4i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vwadd.w.nxv4i16.nxv4i8(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i16> @llvm.riscv.vwadd.w.mask.nxv4i16.nxv4i8(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vwadd.w_mask_wv_nxv4i16_nxv4i16_nxv4i8(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, <vscale x 4 x i8> %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv4i16_nxv4i16_nxv4i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v9, v10, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vwadd.w.mask.nxv4i16.nxv4i8(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
<vscale x 4 x i8> %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i16> @llvm.riscv.vwadd.w.nxv8i16.nxv8i8(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vwadd.w_wv_nxv8i16_nxv8i16_nxv8i8(<vscale x 8 x i16> %0, <vscale x 8 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv8i16_nxv8i16_nxv8i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v10
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vwadd.w.nxv8i16.nxv8i8(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i16> @llvm.riscv.vwadd.w.mask.nxv8i16.nxv8i8(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vwadd.w_mask_wv_nxv8i16_nxv8i16_nxv8i8(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, <vscale x 8 x i8> %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv8i16_nxv8i16_nxv8i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v10, v12, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vwadd.w.mask.nxv8i16.nxv8i8(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
<vscale x 8 x i8> %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i16> @llvm.riscv.vwadd.w.nxv16i16.nxv16i8(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vwadd.w_wv_nxv16i16_nxv16i16_nxv16i8(<vscale x 16 x i16> %0, <vscale x 16 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv16i16_nxv16i16_nxv16i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v12
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vwadd.w.nxv16i16.nxv16i8(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i16> @llvm.riscv.vwadd.w.mask.nxv16i16.nxv16i8(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vwadd.w_mask_wv_nxv16i16_nxv16i16_nxv16i8(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, <vscale x 16 x i8> %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv16i16_nxv16i16_nxv16i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v12, v16, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vwadd.w.mask.nxv16i16.nxv16i8(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
<vscale x 16 x i8> %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i16> @llvm.riscv.vwadd.w.nxv32i16.nxv32i8(
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vwadd.w_wv_nxv32i16_nxv32i16_nxv32i8(<vscale x 32 x i16> %0, <vscale x 32 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv32i16_nxv32i16_nxv32i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vwadd.w.nxv32i16.nxv32i8(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i16> @llvm.riscv.vwadd.w.mask.nxv32i16.nxv32i8(
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vwadd.w_mask_wv_nxv32i16_nxv32i16_nxv32i8(<vscale x 32 x i16> %0, <vscale x 32 x i16> %1, <vscale x 32 x i8> %2, <vscale x 32 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv32i16_nxv32i16_nxv32i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: vl4r.v v28, (a0)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v16, v28, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vwadd.w.mask.nxv32i16.nxv32i8(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i16> %1,
|
|
|
|
<vscale x 32 x i8> %2,
|
|
|
|
<vscale x 32 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i32> @llvm.riscv.vwadd.w.nxv1i32.nxv1i16(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vwadd.w_wv_nxv1i32_nxv1i32_nxv1i16(<vscale x 1 x i32> %0, <vscale x 1 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv1i32_nxv1i32_nxv1i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vwadd.w.nxv1i32.nxv1i16(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i32> @llvm.riscv.vwadd.w.mask.nxv1i32.nxv1i16(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vwadd.w_mask_wv_nxv1i32_nxv1i32_nxv1i16(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, <vscale x 1 x i16> %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv1i32_nxv1i32_nxv1i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v9, v10, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vwadd.w.mask.nxv1i32.nxv1i16(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
<vscale x 1 x i16> %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i32> @llvm.riscv.vwadd.w.nxv2i32.nxv2i16(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vwadd.w_wv_nxv2i32_nxv2i32_nxv2i16(<vscale x 2 x i32> %0, <vscale x 2 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv2i32_nxv2i32_nxv2i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vwadd.w.nxv2i32.nxv2i16(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i32> @llvm.riscv.vwadd.w.mask.nxv2i32.nxv2i16(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vwadd.w_mask_wv_nxv2i32_nxv2i32_nxv2i16(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, <vscale x 2 x i16> %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv2i32_nxv2i32_nxv2i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v9, v10, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vwadd.w.mask.nxv2i32.nxv2i16(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
<vscale x 2 x i16> %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i32> @llvm.riscv.vwadd.w.nxv4i32.nxv4i16(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vwadd.w_wv_nxv4i32_nxv4i32_nxv4i16(<vscale x 4 x i32> %0, <vscale x 4 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv4i32_nxv4i32_nxv4i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v10
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vwadd.w.nxv4i32.nxv4i16(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i32> @llvm.riscv.vwadd.w.mask.nxv4i32.nxv4i16(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vwadd.w_mask_wv_nxv4i32_nxv4i32_nxv4i16(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, <vscale x 4 x i16> %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv4i32_nxv4i32_nxv4i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v10, v12, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vwadd.w.mask.nxv4i32.nxv4i16(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
<vscale x 4 x i16> %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i32> @llvm.riscv.vwadd.w.nxv8i32.nxv8i16(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vwadd.w_wv_nxv8i32_nxv8i32_nxv8i16(<vscale x 8 x i32> %0, <vscale x 8 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv8i32_nxv8i32_nxv8i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v12
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vwadd.w.nxv8i32.nxv8i16(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i32> @llvm.riscv.vwadd.w.mask.nxv8i32.nxv8i16(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vwadd.w_mask_wv_nxv8i32_nxv8i32_nxv8i16(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, <vscale x 8 x i16> %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv8i32_nxv8i32_nxv8i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v12, v16, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vwadd.w.mask.nxv8i32.nxv8i16(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
<vscale x 8 x i16> %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i32> @llvm.riscv.vwadd.w.nxv16i32.nxv16i16(
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vwadd.w_wv_nxv16i32_nxv16i32_nxv16i16(<vscale x 16 x i32> %0, <vscale x 16 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv16i32_nxv16i32_nxv16i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vwadd.w.nxv16i32.nxv16i16(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i32> @llvm.riscv.vwadd.w.mask.nxv16i32.nxv16i16(
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vwadd.w_mask_wv_nxv16i32_nxv16i32_nxv16i16(<vscale x 16 x i32> %0, <vscale x 16 x i32> %1, <vscale x 16 x i16> %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv16i32_nxv16i32_nxv16i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-02-09 14:43:10 +08:00
|
|
|
; CHECK-NEXT: vl4re16.v v28, (a0)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v16, v28, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vwadd.w.mask.nxv16i32.nxv16i16(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i32> %1,
|
|
|
|
<vscale x 16 x i16> %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
2021-04-02 11:20:15 +08:00
|
|
|
declare <vscale x 1 x i64> @llvm.riscv.vwadd.w.nxv1i64.nxv1i32(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vwadd.w_wv_nxv1i64_nxv1i64_nxv1i32(<vscale x 1 x i64> %0, <vscale x 1 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv1i64_nxv1i64_nxv1i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vwadd.w.nxv1i64.nxv1i32(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i64> @llvm.riscv.vwadd.w.mask.nxv1i64.nxv1i32(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vwadd.w_mask_wv_nxv1i64_nxv1i64_nxv1i32(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, <vscale x 1 x i32> %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv1i64_nxv1i64_nxv1i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v9, v10, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vwadd.w.mask.nxv1i64.nxv1i32(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
<vscale x 1 x i32> %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i64> @llvm.riscv.vwadd.w.nxv2i64.nxv2i32(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vwadd.w_wv_nxv2i64_nxv2i64_nxv2i32(<vscale x 2 x i64> %0, <vscale x 2 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv2i64_nxv2i64_nxv2i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v10
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vwadd.w.nxv2i64.nxv2i32(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i64> @llvm.riscv.vwadd.w.mask.nxv2i64.nxv2i32(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vwadd.w_mask_wv_nxv2i64_nxv2i64_nxv2i32(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, <vscale x 2 x i32> %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv2i64_nxv2i64_nxv2i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v10, v12, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vwadd.w.mask.nxv2i64.nxv2i32(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
<vscale x 2 x i32> %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i64> @llvm.riscv.vwadd.w.nxv4i64.nxv4i32(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vwadd.w_wv_nxv4i64_nxv4i64_nxv4i32(<vscale x 4 x i64> %0, <vscale x 4 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv4i64_nxv4i64_nxv4i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v12
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vwadd.w.nxv4i64.nxv4i32(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i64> @llvm.riscv.vwadd.w.mask.nxv4i64.nxv4i32(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vwadd.w_mask_wv_nxv4i64_nxv4i64_nxv4i32(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, <vscale x 4 x i32> %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv4i64_nxv4i64_nxv4i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v12, v16, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vwadd.w.mask.nxv4i64.nxv4i32(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
<vscale x 4 x i32> %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i64> @llvm.riscv.vwadd.w.nxv8i64.nxv8i32(
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vwadd.w_wv_nxv8i64_nxv8i64_nxv8i32(<vscale x 8 x i64> %0, <vscale x 8 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_nxv8i64_nxv8i64_nxv8i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vwadd.w.nxv8i64.nxv8i32(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i64> @llvm.riscv.vwadd.w.mask.nxv8i64.nxv8i32(
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vwadd.w_mask_wv_nxv8i64_nxv8i64_nxv8i32(<vscale x 8 x i64> %0, <vscale x 8 x i64> %1, <vscale x 8 x i32> %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_nxv8i64_nxv8i64_nxv8i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vl4re32.v v28, (a0)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v16, v28, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vwadd.w.mask.nxv8i64.nxv8i32(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i64> %1,
|
|
|
|
<vscale x 8 x i32> %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
|
|
|
|
2020-12-11 16:08:10 +08:00
|
|
|
declare <vscale x 1 x i16> @llvm.riscv.vwadd.w.nxv1i16.i8(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vwadd.w_wx_nxv1i16_nxv1i16_i8(<vscale x 1 x i16> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv1i16_nxv1i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vwadd.w.nxv1i16.i8(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i16> @llvm.riscv.vwadd.w.mask.nxv1i16.i8(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i8,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vwadd.w_mask_wx_nxv1i16_nxv1i16_i8(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, i8 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv1i16_nxv1i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf8, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v9, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vwadd.w.mask.nxv1i16.i8(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i16> @llvm.riscv.vwadd.w.nxv2i16.i8(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vwadd.w_wx_nxv2i16_nxv2i16_i8(<vscale x 2 x i16> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv2i16_nxv2i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vwadd.w.nxv2i16.i8(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i16> @llvm.riscv.vwadd.w.mask.nxv2i16.i8(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i8,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vwadd.w_mask_wx_nxv2i16_nxv2i16_i8(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, i8 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv2i16_nxv2i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v9, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vwadd.w.mask.nxv2i16.i8(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i16> @llvm.riscv.vwadd.w.nxv4i16.i8(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vwadd.w_wx_nxv4i16_nxv4i16_i8(<vscale x 4 x i16> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv4i16_nxv4i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vwadd.w.nxv4i16.i8(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i16> @llvm.riscv.vwadd.w.mask.nxv4i16.i8(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i8,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vwadd.w_mask_wx_nxv4i16_nxv4i16_i8(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, i8 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv4i16_nxv4i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v9, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vwadd.w.mask.nxv4i16.i8(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i16> @llvm.riscv.vwadd.w.nxv8i16.i8(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vwadd.w_wx_nxv8i16_nxv8i16_i8(<vscale x 8 x i16> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv8i16_nxv8i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vwadd.w.nxv8i16.i8(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i16> @llvm.riscv.vwadd.w.mask.nxv8i16.i8(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i8,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vwadd.w_mask_wx_nxv8i16_nxv8i16_i8(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, i8 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv8i16_nxv8i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m1, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v10, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vwadd.w.mask.nxv8i16.i8(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i16> @llvm.riscv.vwadd.w.nxv16i16.i8(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vwadd.w_wx_nxv16i16_nxv16i16_i8(<vscale x 16 x i16> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv16i16_nxv16i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vwadd.w.nxv16i16.i8(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i16> @llvm.riscv.vwadd.w.mask.nxv16i16.i8(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i8,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vwadd.w_mask_wx_nxv16i16_nxv16i16_i8(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, i8 %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv16i16_nxv16i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v12, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vwadd.w.mask.nxv16i16.i8(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i16> @llvm.riscv.vwadd.w.nxv32i16.i8(
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vwadd.w_wx_nxv32i16_nxv32i16_i8(<vscale x 32 x i16> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv32i16_nxv32i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vwadd.w.nxv32i16.i8(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i16> @llvm.riscv.vwadd.w.mask.nxv32i16.i8(
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
i8,
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vwadd.w_mask_wx_nxv32i16_nxv32i16_i8(<vscale x 32 x i16> %0, <vscale x 32 x i16> %1, i8 %2, <vscale x 32 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv32i16_nxv32i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v16, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vwadd.w.mask.nxv32i16.i8(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i16> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 32 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i32> @llvm.riscv.vwadd.w.nxv1i32.i16(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vwadd.w_wx_nxv1i32_nxv1i32_i16(<vscale x 1 x i32> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv1i32_nxv1i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vwadd.w.nxv1i32.i16(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i32> @llvm.riscv.vwadd.w.mask.nxv1i32.i16(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i16,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vwadd.w_mask_wx_nxv1i32_nxv1i32_i16(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, i16 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv1i32_nxv1i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v9, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vwadd.w.mask.nxv1i32.i16(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i32> @llvm.riscv.vwadd.w.nxv2i32.i16(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vwadd.w_wx_nxv2i32_nxv2i32_i16(<vscale x 2 x i32> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv2i32_nxv2i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vwadd.w.nxv2i32.i16(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i32> @llvm.riscv.vwadd.w.mask.nxv2i32.i16(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i16,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vwadd.w_mask_wx_nxv2i32_nxv2i32_i16(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, i16 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv2i32_nxv2i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v9, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vwadd.w.mask.nxv2i32.i16(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i32> @llvm.riscv.vwadd.w.nxv4i32.i16(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vwadd.w_wx_nxv4i32_nxv4i32_i16(<vscale x 4 x i32> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv4i32_nxv4i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vwadd.w.nxv4i32.i16(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i32> @llvm.riscv.vwadd.w.mask.nxv4i32.i16(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i16,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vwadd.w_mask_wx_nxv4i32_nxv4i32_i16(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, i16 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv4i32_nxv4i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m1, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v10, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vwadd.w.mask.nxv4i32.i16(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i32> @llvm.riscv.vwadd.w.nxv8i32.i16(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vwadd.w_wx_nxv8i32_nxv8i32_i16(<vscale x 8 x i32> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv8i32_nxv8i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vwadd.w.nxv8i32.i16(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i32> @llvm.riscv.vwadd.w.mask.nxv8i32.i16(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i16,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vwadd.w_mask_wx_nxv8i32_nxv8i32_i16(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, i16 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv8i32_nxv8i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m2, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v12, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vwadd.w.mask.nxv8i32.i16(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i32> @llvm.riscv.vwadd.w.nxv16i32.i16(
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vwadd.w_wx_nxv16i32_nxv16i32_i16(<vscale x 16 x i32> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv16i32_nxv16i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vwadd.w.nxv16i32.i16(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i32> @llvm.riscv.vwadd.w.mask.nxv16i32.i16(
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
i16,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vwadd.w_mask_wx_nxv16i32_nxv16i32_i16(<vscale x 16 x i32> %0, <vscale x 16 x i32> %1, i16 %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv16i32_nxv16i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m4, tu, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v16, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-11 16:08:10 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vwadd.w.mask.nxv16i32.i16(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i32> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
2021-04-02 11:20:15 +08:00
|
|
|
|
|
|
|
declare <vscale x 1 x i64> @llvm.riscv.vwadd.w.nxv1i64.i32(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vwadd.w_wx_nxv1i64_nxv1i64_i32(<vscale x 1 x i64> %0, i32 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv1i64_nxv1i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vwadd.w.nxv1i64.i32(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i64> @llvm.riscv.vwadd.w.mask.nxv1i64.i32(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
i32,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vwadd.w_mask_wx_nxv1i64_nxv1i64_i32(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, i32 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv1i64_nxv1i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v9, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vwadd.w.mask.nxv1i64.i32(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i64> @llvm.riscv.vwadd.w.nxv2i64.i32(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vwadd.w_wx_nxv2i64_nxv2i64_i32(<vscale x 2 x i64> %0, i32 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv2i64_nxv2i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vwadd.w.nxv2i64.i32(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i64> @llvm.riscv.vwadd.w.mask.nxv2i64.i32(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
i32,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vwadd.w_mask_wx_nxv2i64_nxv2i64_i32(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, i32 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv2i64_nxv2i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v10, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vwadd.w.mask.nxv2i64.i32(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i64> @llvm.riscv.vwadd.w.nxv4i64.i32(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vwadd.w_wx_nxv4i64_nxv4i64_i32(<vscale x 4 x i64> %0, i32 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv4i64_nxv4i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vwadd.w.nxv4i64.i32(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i64> @llvm.riscv.vwadd.w.mask.nxv4i64.i32(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
i32,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vwadd.w_mask_wx_nxv4i64_nxv4i64_i32(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, i32 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv4i64_nxv4i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v12, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vwadd.w.mask.nxv4i64.i32(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i64> @llvm.riscv.vwadd.w.nxv8i64.i32(
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vwadd.w_wx_nxv8i64_nxv8i64_i32(<vscale x 8 x i64> %0, i32 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wx_nxv8i64_nxv8i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, mu
|
2021-04-12 01:19:43 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vwadd.w.nxv8i64.i32(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i64> @llvm.riscv.vwadd.w.mask.nxv8i64.i32(
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
i32,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vwadd.w_mask_wx_nxv8i64_nxv8i64_i32(<vscale x 8 x i64> %0, <vscale x 8 x i64> %1, i32 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_nxv8i64_nxv8i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v16, a0, v0.t
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vwadd.w.mask.nxv8i64.i32(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i64> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
2021-05-29 03:59:34 +08:00
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vwadd.w_mask_wv_tie_nxv1i16_nxv1i16_nxv1i8(<vscale x 1 x i16> %0, <vscale x 1 x i8> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv1i16_nxv1i16_nxv1i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vwadd.w.mask.nxv1i16.nxv1i8(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i8> %1,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vwadd.w_mask_wv_tie_nxv2i16_nxv2i16_nxv2i8(<vscale x 2 x i16> %0, <vscale x 2 x i8> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv2i16_nxv2i16_nxv2i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vwadd.w.mask.nxv2i16.nxv2i8(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i8> %1,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vwadd.w_mask_wv_tie_nxv4i16_nxv4i16_nxv4i8(<vscale x 4 x i16> %0, <vscale x 4 x i8> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv4i16_nxv4i16_nxv4i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vwadd.w.mask.nxv4i16.nxv4i8(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i8> %1,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vwadd.w_mask_wv_tie_nxv8i16_nxv8i16_nxv8i8(<vscale x 8 x i16> %0, <vscale x 8 x i8> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv8i16_nxv8i16_nxv8i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v10, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vwadd.w.mask.nxv8i16.nxv8i8(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i8> %1,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vwadd.w_mask_wv_tie_nxv16i16_nxv16i16_nxv16i8(<vscale x 16 x i16> %0, <vscale x 16 x i8> %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv16i16_nxv16i16_nxv16i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v12, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vwadd.w.mask.nxv16i16.nxv16i8(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i8> %1,
|
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vwadd.w_mask_wv_tie_nxv32i16_nxv32i16_nxv32i8(<vscale x 32 x i16> %0, <vscale x 32 x i8> %1, <vscale x 32 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv32i16_nxv32i16_nxv32i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v16, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vwadd.w.mask.nxv32i16.nxv32i8(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i8> %1,
|
|
|
|
<vscale x 32 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vwadd.w_mask_wv_tie_nxv1i32_nxv1i32_nxv1i16(<vscale x 1 x i32> %0, <vscale x 1 x i16> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv1i32_nxv1i32_nxv1i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vwadd.w.mask.nxv1i32.nxv1i16(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vwadd.w_mask_wv_tie_nxv2i32_nxv2i32_nxv2i16(<vscale x 2 x i32> %0, <vscale x 2 x i16> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv2i32_nxv2i32_nxv2i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vwadd.w.mask.nxv2i32.nxv2i16(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vwadd.w_mask_wv_tie_nxv4i32_nxv4i32_nxv4i16(<vscale x 4 x i32> %0, <vscale x 4 x i16> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv4i32_nxv4i32_nxv4i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v10, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vwadd.w.mask.nxv4i32.nxv4i16(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vwadd.w_mask_wv_tie_nxv8i32_nxv8i32_nxv8i16(<vscale x 8 x i32> %0, <vscale x 8 x i16> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv8i32_nxv8i32_nxv8i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v12, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vwadd.w.mask.nxv8i32.nxv8i16(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vwadd.w_mask_wv_tie_nxv16i32_nxv16i32_nxv16i16(<vscale x 16 x i32> %0, <vscale x 16 x i16> %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv16i32_nxv16i32_nxv16i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m4, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v16, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vwadd.w.mask.nxv16i32.nxv16i16(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vwadd.w_mask_wv_tie_nxv1i64_nxv1i64_nxv1i32(<vscale x 1 x i64> %0, <vscale x 1 x i32> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv1i64_nxv1i64_nxv1i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v9, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vwadd.w.mask.nxv1i64.nxv1i32(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vwadd.w_mask_wv_tie_nxv2i64_nxv2i64_nxv2i32(<vscale x 2 x i64> %0, <vscale x 2 x i32> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv2i64_nxv2i64_nxv2i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v10, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vwadd.w.mask.nxv2i64.nxv2i32(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vwadd.w_mask_wv_tie_nxv4i64_nxv4i64_nxv4i32(<vscale x 4 x i64> %0, <vscale x 4 x i32> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv4i64_nxv4i64_nxv4i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v12, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vwadd.w.mask.nxv4i64.nxv4i32(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vwadd.w_mask_wv_tie_nxv8i64_nxv8i64_nxv8i32(<vscale x 8 x i64> %0, <vscale x 8 x i32> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wv_tie_nxv8i64_nxv8i64_nxv8i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m4, tu, mu
|
2021-06-02 09:29:13 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v8, v8, v16, v0.t
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vwadd.w.mask.nxv8i64.nxv8i32(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vwadd.w_mask_wx_tie_nxv1i16_nxv1i16_i8(<vscale x 1 x i16> %0, i8 %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv1i16_nxv1i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf8, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vwadd.w.mask.nxv1i16.i8(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vwadd.w_mask_wx_tie_nxv2i16_nxv2i16_i8(<vscale x 2 x i16> %0, i8 %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv2i16_nxv2i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf4, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vwadd.w.mask.nxv2i16.i8(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vwadd.w_mask_wx_tie_nxv4i16_nxv4i16_i8(<vscale x 4 x i16> %0, i8 %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv4i16_nxv4i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf2, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vwadd.w.mask.nxv4i16.i8(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vwadd.w_mask_wx_tie_nxv8i16_nxv8i16_i8(<vscale x 8 x i16> %0, i8 %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv8i16_nxv8i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m1, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vwadd.w.mask.nxv8i16.i8(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vwadd.w_mask_wx_tie_nxv16i16_nxv16i16_i8(<vscale x 16 x i16> %0, i8 %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv16i16_nxv16i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m2, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vwadd.w.mask.nxv16i16.i8(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vwadd.w_mask_wx_tie_nxv32i16_nxv32i16_i8(<vscale x 32 x i16> %0, i8 %1, <vscale x 32 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv32i16_nxv32i16_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m4, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vwadd.w.mask.nxv32i16.i8(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
i8 %1,
|
|
|
|
<vscale x 32 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vwadd.w_mask_wx_tie_nxv1i32_nxv1i32_i16(<vscale x 1 x i32> %0, i16 %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv1i32_nxv1i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf4, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vwadd.w.mask.nxv1i32.i16(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vwadd.w_mask_wx_tie_nxv2i32_nxv2i32_i16(<vscale x 2 x i32> %0, i16 %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv2i32_nxv2i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf2, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vwadd.w.mask.nxv2i32.i16(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vwadd.w_mask_wx_tie_nxv4i32_nxv4i32_i16(<vscale x 4 x i32> %0, i16 %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv4i32_nxv4i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m1, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vwadd.w.mask.nxv4i32.i16(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vwadd.w_mask_wx_tie_nxv8i32_nxv8i32_i16(<vscale x 8 x i32> %0, i16 %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv8i32_nxv8i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m2, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vwadd.w.mask.nxv8i32.i16(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vwadd.w_mask_wx_tie_nxv16i32_nxv16i32_i16(<vscale x 16 x i32> %0, i16 %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv16i32_nxv16i32_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m4, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vwadd.w.mask.nxv16i32.i16(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
i16 %1,
|
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vwadd.w_mask_wx_tie_nxv1i64_nxv1i64_i32(<vscale x 1 x i64> %0, i32 %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv1i64_nxv1i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, mf2, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vwadd.w.mask.nxv1i64.i32(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vwadd.w_mask_wx_tie_nxv2i64_nxv2i64_i32(<vscale x 2 x i64> %0, i32 %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv2i64_nxv2i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m1, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vwadd.w.mask.nxv2i64.i32(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vwadd.w_mask_wx_tie_nxv4i64_nxv4i64_i32(<vscale x 4 x i64> %0, i32 %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv4i64_nxv4i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m2, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vwadd.w.mask.nxv4i64.i32(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vwadd.w_mask_wx_tie_nxv8i64_nxv8i64_i32(<vscale x 8 x i64> %0, i32 %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_mask_wx_tie_nxv8i64_nxv8i64_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m4, tu, mu
|
2021-05-29 03:59:34 +08:00
|
|
|
; CHECK-NEXT: vwadd.wx v8, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vwadd.w.mask.nxv8i64.i32(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
i32 %1,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
2021-06-09 00:31:30 +08:00
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vwadd.w_wv_untie_nxv1i16_nxv1i16_nxv1i8(<vscale x 1 x i8> %0, <vscale x 1 x i16> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv1i16_nxv1i16_nxv1i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v25, v9, v8
|
|
|
|
; CHECK-NEXT: vmv1r.v v8, v25
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vwadd.w.nxv1i16.nxv1i8(
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vwadd.w_wv_untie_nxv2i16_nxv2i16_nxv2i8(<vscale x 2 x i8> %0, <vscale x 2 x i16> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv2i16_nxv2i16_nxv2i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v25, v9, v8
|
|
|
|
; CHECK-NEXT: vmv1r.v v8, v25
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vwadd.w.nxv2i16.nxv2i8(
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vwadd.w_wv_untie_nxv4i16_nxv4i16_nxv4i8(<vscale x 4 x i8> %0, <vscale x 4 x i16> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv4i16_nxv4i16_nxv4i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v25, v9, v8
|
|
|
|
; CHECK-NEXT: vmv1r.v v8, v25
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vwadd.w.nxv4i16.nxv4i8(
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vwadd.w_wv_untie_nxv8i16_nxv8i16_nxv8i8(<vscale x 8 x i8> %0, <vscale x 8 x i16> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv8i16_nxv8i16_nxv8i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v26, v10, v8
|
|
|
|
; CHECK-NEXT: vmv2r.v v8, v26
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vwadd.w.nxv8i16.nxv8i8(
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vwadd.w_wv_untie_nxv16i16_nxv16i16_nxv16i8(<vscale x 16 x i8> %0, <vscale x 16 x i16> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv16i16_nxv16i16_nxv16i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v28, v12, v8
|
|
|
|
; CHECK-NEXT: vmv4r.v v8, v28
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vwadd.w.nxv16i16.nxv16i8(
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vwadd.w_wv_untie_nxv32i16_nxv32i16_nxv32i8(<vscale x 32 x i8> %0, <vscale x 32 x i16> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv32i16_nxv32i16_nxv32i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v24, v16, v8
|
|
|
|
; CHECK-NEXT: vmv8r.v v8, v24
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vwadd.w.nxv32i16.nxv32i8(
|
|
|
|
<vscale x 32 x i16> %1,
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vwadd.w_wv_untie_nxv1i32_nxv1i32_nxv1i16(<vscale x 1 x i16> %0, <vscale x 1 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv1i32_nxv1i32_nxv1i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v25, v9, v8
|
|
|
|
; CHECK-NEXT: vmv1r.v v8, v25
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vwadd.w.nxv1i32.nxv1i16(
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vwadd.w_wv_untie_nxv2i32_nxv2i32_nxv2i16(<vscale x 2 x i16> %0, <vscale x 2 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv2i32_nxv2i32_nxv2i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v25, v9, v8
|
|
|
|
; CHECK-NEXT: vmv1r.v v8, v25
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vwadd.w.nxv2i32.nxv2i16(
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vwadd.w_wv_untie_nxv4i32_nxv4i32_nxv4i16(<vscale x 4 x i16> %0, <vscale x 4 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv4i32_nxv4i32_nxv4i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v26, v10, v8
|
|
|
|
; CHECK-NEXT: vmv2r.v v8, v26
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vwadd.w.nxv4i32.nxv4i16(
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vwadd.w_wv_untie_nxv8i32_nxv8i32_nxv8i16(<vscale x 8 x i16> %0, <vscale x 8 x i32> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv8i32_nxv8i32_nxv8i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v28, v12, v8
|
|
|
|
; CHECK-NEXT: vmv4r.v v8, v28
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vwadd.w.nxv8i32.nxv8i16(
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vwadd.w_wv_untie_nxv1i64_nxv1i64_nxv1i32(<vscale x 1 x i32> %0, <vscale x 1 x i64> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv1i64_nxv1i64_nxv1i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v25, v9, v8
|
|
|
|
; CHECK-NEXT: vmv1r.v v8, v25
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vwadd.w.nxv1i64.nxv1i32(
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vwadd.w_wv_untie_nxv2i64_nxv2i64_nxv2i32(<vscale x 2 x i32> %0, <vscale x 2 x i64> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv2i64_nxv2i64_nxv2i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v26, v10, v8
|
|
|
|
; CHECK-NEXT: vmv2r.v v8, v26
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vwadd.w.nxv2i64.nxv2i32(
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vwadd.w_wv_untie_nxv4i64_nxv4i64_nxv4i32(<vscale x 4 x i32> %0, <vscale x 4 x i64> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv4i64_nxv4i64_nxv4i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v28, v12, v8
|
|
|
|
; CHECK-NEXT: vmv4r.v v8, v28
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vwadd.w.nxv4i64.nxv4i32(
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vwadd.w_wv_untie_nxv8i64_nxv8i64_nxv8i32(<vscale x 8 x i32> %0, <vscale x 8 x i64> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vwadd.w_wv_untie_nxv8i64_nxv8i64_nxv8i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu
|
2021-06-09 00:31:30 +08:00
|
|
|
; CHECK-NEXT: vwadd.wv v24, v16, v8
|
|
|
|
; CHECK-NEXT: vmv8r.v v8, v24
|
|
|
|
; CHECK-NEXT: ret
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vwadd.w.nxv8i64.nxv8i32(
|
|
|
|
<vscale x 8 x i64> %1,
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|