2021-01-21 21:54:20 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
2021-04-02 11:20:15 +08:00
|
|
|
; RUN: llc -mtriple=riscv32 -mattr=+experimental-v -verify-machineinstrs \
|
2021-05-27 00:59:10 +08:00
|
|
|
; RUN: < %s | FileCheck %s
|
2020-12-16 07:06:07 +08:00
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i8(
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vv_nxv1i8_nxv1i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv1i8_nxv1i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i8(
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
<vscale x 1 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i8(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vv_nxv1i8_nxv1i8(<vscale x 1 x i1> %0, <vscale x 1 x i8> %1, <vscale x 1 x i8> %2, <vscale x 1 x i8> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv1i8_nxv1i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i8(
|
|
|
|
<vscale x 1 x i8> %1,
|
|
|
|
<vscale x 1 x i8> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i8(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i8> %2,
|
|
|
|
<vscale x 1 x i8> %3,
|
|
|
|
<vscale x 1 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i8(
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vv_nxv2i8_nxv2i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv2i8_nxv2i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i8(
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
<vscale x 2 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i8(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vv_nxv2i8_nxv2i8(<vscale x 2 x i1> %0, <vscale x 2 x i8> %1, <vscale x 2 x i8> %2, <vscale x 2 x i8> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv2i8_nxv2i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i8(
|
|
|
|
<vscale x 2 x i8> %1,
|
|
|
|
<vscale x 2 x i8> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i8(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i8> %2,
|
|
|
|
<vscale x 2 x i8> %3,
|
|
|
|
<vscale x 2 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i8(
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vv_nxv4i8_nxv4i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv4i8_nxv4i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i8(
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
<vscale x 4 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i8(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vv_nxv4i8_nxv4i8(<vscale x 4 x i1> %0, <vscale x 4 x i8> %1, <vscale x 4 x i8> %2, <vscale x 4 x i8> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv4i8_nxv4i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i8(
|
|
|
|
<vscale x 4 x i8> %1,
|
|
|
|
<vscale x 4 x i8> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i8(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i8> %2,
|
|
|
|
<vscale x 4 x i8> %3,
|
|
|
|
<vscale x 4 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i8(
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vv_nxv8i8_nxv8i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv8i8_nxv8i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i8(
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
<vscale x 8 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i8(
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vv_nxv8i8_nxv8i8(<vscale x 8 x i1> %0, <vscale x 8 x i8> %1, <vscale x 8 x i8> %2, <vscale x 8 x i8> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv8i8_nxv8i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i8(
|
|
|
|
<vscale x 8 x i8> %1,
|
|
|
|
<vscale x 8 x i8> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i8(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i8> %2,
|
|
|
|
<vscale x 8 x i8> %3,
|
|
|
|
<vscale x 8 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i8(
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_vv_nxv16i8_nxv16i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv16i8_nxv16i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v10
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i8(
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
<vscale x 16 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i8(
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_mask_vv_nxv16i8_nxv16i8(<vscale x 16 x i1> %0, <vscale x 16 x i8> %1, <vscale x 16 x i8> %2, <vscale x 16 x i8> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv16i8_nxv16i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v10
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v10, v12, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i8(
|
|
|
|
<vscale x 16 x i8> %1,
|
|
|
|
<vscale x 16 x i8> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i8(
|
|
|
|
<vscale x 16 x i1> %0,
|
|
|
|
<vscale x 16 x i8> %2,
|
|
|
|
<vscale x 16 x i8> %3,
|
|
|
|
<vscale x 16 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmseq.nxv32i8(
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmseq_vv_nxv32i8_nxv32i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv32i8_nxv32i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v12
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmseq.nxv32i8(
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
<vscale x 32 x i8> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmseq.mask.nxv32i8(
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmseq_mask_vv_nxv32i8_nxv32i8(<vscale x 32 x i1> %0, <vscale x 32 x i8> %1, <vscale x 32 x i8> %2, <vscale x 32 x i8> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv32i8_nxv32i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v12
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v12, v16, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 32 x i1> @llvm.riscv.vmseq.nxv32i8(
|
|
|
|
<vscale x 32 x i8> %1,
|
|
|
|
<vscale x 32 x i8> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmseq.mask.nxv32i8(
|
|
|
|
<vscale x 32 x i1> %0,
|
|
|
|
<vscale x 32 x i8> %2,
|
|
|
|
<vscale x 32 x i8> %3,
|
|
|
|
<vscale x 32 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i16(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vv_nxv1i16_nxv1i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv1i16_nxv1i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i16(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i16(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vv_nxv1i16_nxv1i16(<vscale x 1 x i1> %0, <vscale x 1 x i16> %1, <vscale x 1 x i16> %2, <vscale x 1 x i16> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv1i16_nxv1i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i16(
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
<vscale x 1 x i16> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i16(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i16> %2,
|
|
|
|
<vscale x 1 x i16> %3,
|
|
|
|
<vscale x 1 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i16(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vv_nxv2i16_nxv2i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv2i16_nxv2i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i16(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i16(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vv_nxv2i16_nxv2i16(<vscale x 2 x i1> %0, <vscale x 2 x i16> %1, <vscale x 2 x i16> %2, <vscale x 2 x i16> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv2i16_nxv2i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i16(
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
<vscale x 2 x i16> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i16(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i16> %2,
|
|
|
|
<vscale x 2 x i16> %3,
|
|
|
|
<vscale x 2 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i16(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vv_nxv4i16_nxv4i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv4i16_nxv4i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i16(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i16(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vv_nxv4i16_nxv4i16(<vscale x 4 x i1> %0, <vscale x 4 x i16> %1, <vscale x 4 x i16> %2, <vscale x 4 x i16> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv4i16_nxv4i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i16(
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
<vscale x 4 x i16> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i16(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i16> %2,
|
|
|
|
<vscale x 4 x i16> %3,
|
|
|
|
<vscale x 4 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i16(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vv_nxv8i16_nxv8i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv8i16_nxv8i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v10
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i16(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i16(
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vv_nxv8i16_nxv8i16(<vscale x 8 x i1> %0, <vscale x 8 x i16> %1, <vscale x 8 x i16> %2, <vscale x 8 x i16> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv8i16_nxv8i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v10
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v10, v12, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i16(
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
<vscale x 8 x i16> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i16(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i16> %2,
|
|
|
|
<vscale x 8 x i16> %3,
|
|
|
|
<vscale x 8 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i16(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_vv_nxv16i16_nxv16i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv16i16_nxv16i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v12
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i16(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i16(
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_mask_vv_nxv16i16_nxv16i16(<vscale x 16 x i1> %0, <vscale x 16 x i16> %1, <vscale x 16 x i16> %2, <vscale x 16 x i16> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv16i16_nxv16i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v12
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v12, v16, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i16(
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
<vscale x 16 x i16> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i16(
|
|
|
|
<vscale x 16 x i1> %0,
|
|
|
|
<vscale x 16 x i16> %2,
|
|
|
|
<vscale x 16 x i16> %3,
|
|
|
|
<vscale x 16 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i32(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vv_nxv1i32_nxv1i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv1i32_nxv1i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i32(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i32(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vv_nxv1i32_nxv1i32(<vscale x 1 x i1> %0, <vscale x 1 x i32> %1, <vscale x 1 x i32> %2, <vscale x 1 x i32> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv1i32_nxv1i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i32(
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
<vscale x 1 x i32> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i32(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i32> %2,
|
|
|
|
<vscale x 1 x i32> %3,
|
|
|
|
<vscale x 1 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i32(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vv_nxv2i32_nxv2i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv2i32_nxv2i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i32(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i32(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vv_nxv2i32_nxv2i32(<vscale x 2 x i1> %0, <vscale x 2 x i32> %1, <vscale x 2 x i32> %2, <vscale x 2 x i32> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv2i32_nxv2i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i32(
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
<vscale x 2 x i32> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i32(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i32> %2,
|
|
|
|
<vscale x 2 x i32> %3,
|
|
|
|
<vscale x 2 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i32(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vv_nxv4i32_nxv4i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv4i32_nxv4i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v10
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i32(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i32(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vv_nxv4i32_nxv4i32(<vscale x 4 x i1> %0, <vscale x 4 x i32> %1, <vscale x 4 x i32> %2, <vscale x 4 x i32> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv4i32_nxv4i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v10
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v10, v12, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i32(
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
<vscale x 4 x i32> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i32(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i32> %2,
|
|
|
|
<vscale x 4 x i32> %3,
|
|
|
|
<vscale x 4 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i32(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vv_nxv8i32_nxv8i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv8i32_nxv8i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v12
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i32(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i32(
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vv_nxv8i32_nxv8i32(<vscale x 8 x i1> %0, <vscale x 8 x i32> %1, <vscale x 8 x i32> %2, <vscale x 8 x i32> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv8i32_nxv8i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v12
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v12, v16, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i32(
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
<vscale x 8 x i32> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i32(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i32> %2,
|
|
|
|
<vscale x 8 x i32> %3,
|
|
|
|
<vscale x 8 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
2021-04-02 11:20:15 +08:00
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i64(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vv_nxv1i64_nxv1i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv1i64_nxv1i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i64(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i64(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vv_nxv1i64_nxv1i64(<vscale x 1 x i1> %0, <vscale x 1 x i64> %1, <vscale x 1 x i64> %2, <vscale x 1 x i64> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv1i64_nxv1i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v9
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v9, v10, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i64(
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
<vscale x 1 x i64> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i64(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i64> %2,
|
|
|
|
<vscale x 1 x i64> %3,
|
|
|
|
<vscale x 1 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i64(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vv_nxv2i64_nxv2i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv2i64_nxv2i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v10
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i64(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i64(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vv_nxv2i64_nxv2i64(<vscale x 2 x i1> %0, <vscale x 2 x i64> %1, <vscale x 2 x i64> %2, <vscale x 2 x i64> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv2i64_nxv2i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v10
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v10, v12, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i64(
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
<vscale x 2 x i64> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i64(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i64> %2,
|
|
|
|
<vscale x 2 x i64> %3,
|
|
|
|
<vscale x 2 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i64(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vv_nxv4i64_nxv4i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vv_nxv4i64_nxv4i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v12
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i64(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i64(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vv_nxv4i64_nxv4i64(<vscale x 4 x i1> %0, <vscale x 4 x i64> %1, <vscale x 4 x i64> %2, <vscale x 4 x i64> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vv_nxv4i64_nxv4i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v12
|
|
|
|
; CHECK-NEXT: vmv1r.v v26, v0
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-06-08 12:43:42 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v26, v12, v16, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v26
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%mask = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i64(
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
<vscale x 4 x i64> %2,
|
|
|
|
i32 %4)
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i64(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i64> %2,
|
|
|
|
<vscale x 4 x i64> %3,
|
|
|
|
<vscale x 4 x i1> %mask,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
2020-12-16 07:06:07 +08:00
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vx_nxv1i8_i8(<vscale x 1 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vx_nxv1i8_i8(<vscale x 1 x i1> %0, <vscale x 1 x i8> %1, i8 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf8, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vx_nxv2i8_i8(<vscale x 2 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vx_nxv2i8_i8(<vscale x 2 x i1> %0, <vscale x 2 x i8> %1, i8 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vx_nxv4i8_i8(<vscale x 4 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vx_nxv4i8_i8(<vscale x 4 x i1> %0, <vscale x 4 x i8> %1, i8 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vx_nxv8i8_i8(<vscale x 8 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vx_nxv8i8_i8(<vscale x 8 x i1> %0, <vscale x 8 x i8> %1, i8 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_vx_nxv16i8_i8(<vscale x 16 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_mask_vx_nxv16i8_i8(<vscale x 16 x i1> %0, <vscale x 16 x i8> %1, i8 %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i1> %0,
|
|
|
|
<vscale x 16 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmseq.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmseq_vx_nxv32i8_i8(<vscale x 32 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmseq.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmseq.mask.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmseq_mask_vx_nxv32i8_i8(<vscale x 32 x i1> %0, <vscale x 32 x i8> %1, i8 %2, <vscale x 32 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e8, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmseq.mask.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i1> %0,
|
|
|
|
<vscale x 32 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 32 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vx_nxv1i16_i16(<vscale x 1 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vx_nxv1i16_i16(<vscale x 1 x i1> %0, <vscale x 1 x i16> %1, i16 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vx_nxv2i16_i16(<vscale x 2 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vx_nxv2i16_i16(<vscale x 2 x i1> %0, <vscale x 2 x i16> %1, i16 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vx_nxv4i16_i16(<vscale x 4 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vx_nxv4i16_i16(<vscale x 4 x i1> %0, <vscale x 4 x i16> %1, i16 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vx_nxv8i16_i16(<vscale x 8 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vx_nxv8i16_i16(<vscale x 8 x i1> %0, <vscale x 8 x i16> %1, i16 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_vx_nxv16i16_i16(<vscale x 16 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_mask_vx_nxv16i16_i16(<vscale x 16 x i1> %0, <vscale x 16 x i16> %1, i16 %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e16, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i1> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vx_nxv1i32_i32(<vscale x 1 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vx_nxv1i32_i32(<vscale x 1 x i1> %0, <vscale x 1 x i32> %1, i32 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vx_nxv2i32_i32(<vscale x 2 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vx_nxv2i32_i32(<vscale x 2 x i1> %0, <vscale x 2 x i32> %1, i32 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vx_nxv4i32_i32(<vscale x 4 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vx_nxv4i32_i32(<vscale x 4 x i1> %0, <vscale x 4 x i32> %1, i32 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vx_nxv8i32_i32(<vscale x 8 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vx v0, v8, a0
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vx_nxv8i32_i32(<vscale x 8 x i1> %0, <vscale x 8 x i32> %1, i32 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a1, e32, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vx v25, v8, a0, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
2021-04-02 11:20:15 +08:00
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
i64,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vx_nxv1i64_i64(<vscale x 1 x i64> %0, i64 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, -16
|
|
|
|
; CHECK-NEXT: sw a1, 12(sp)
|
|
|
|
; CHECK-NEXT: sw a0, 8(sp)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a2, e64, m1, ta, mu
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi a0, sp, 8
|
|
|
|
; CHECK-NEXT: vlse64.v v25, (a0), zero
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v25
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, 16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
i64 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
i64,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vx_nxv1i64_i64(<vscale x 1 x i1> %0, <vscale x 1 x i64> %1, i64 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, -16
|
|
|
|
; CHECK-NEXT: sw a1, 12(sp)
|
|
|
|
; CHECK-NEXT: sw a0, 8(sp)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a2, e64, m1, ta, mu
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi a0, sp, 8
|
2021-04-24 00:33:24 +08:00
|
|
|
; CHECK-NEXT: vlse64.v v26, (a0), zero
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
2021-04-24 00:33:24 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v26, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, 16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
i64 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
i64,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vx_nxv2i64_i64(<vscale x 2 x i64> %0, i64 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, -16
|
|
|
|
; CHECK-NEXT: sw a1, 12(sp)
|
|
|
|
; CHECK-NEXT: sw a0, 8(sp)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a2, e64, m2, ta, mu
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi a0, sp, 8
|
|
|
|
; CHECK-NEXT: vlse64.v v26, (a0), zero
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v26
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, 16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
i64 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
i64,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vx_nxv2i64_i64(<vscale x 2 x i1> %0, <vscale x 2 x i64> %1, i64 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, -16
|
|
|
|
; CHECK-NEXT: sw a1, 12(sp)
|
|
|
|
; CHECK-NEXT: sw a0, 8(sp)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a2, e64, m2, ta, mu
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi a0, sp, 8
|
|
|
|
; CHECK-NEXT: vlse64.v v26, (a0), zero
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v26, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, 16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
i64 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
i64,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vx_nxv4i64_i64(<vscale x 4 x i64> %0, i64 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vx_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, -16
|
|
|
|
; CHECK-NEXT: sw a1, 12(sp)
|
|
|
|
; CHECK-NEXT: sw a0, 8(sp)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a2, e64, m4, ta, mu
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi a0, sp, 8
|
|
|
|
; CHECK-NEXT: vlse64.v v28, (a0), zero
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vv v0, v8, v28
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, 16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
i64 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
i64,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vx_nxv4i64_i64(<vscale x 4 x i1> %0, <vscale x 4 x i64> %1, i64 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vx_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, -16
|
|
|
|
; CHECK-NEXT: sw a1, 12(sp)
|
|
|
|
; CHECK-NEXT: sw a0, 8(sp)
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a2, e64, m4, ta, mu
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi a0, sp, 8
|
|
|
|
; CHECK-NEXT: vlse64.v v28, (a0), zero
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vv v25, v8, v28, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-04-23 00:33:24 +08:00
|
|
|
; CHECK-NEXT: addi sp, sp, 16
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
i64 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
2020-12-16 07:06:07 +08:00
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vi_nxv1i8_i8(<vscale x 1 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vi_nxv1i8_i8(<vscale x 1 x i1> %0, <vscale x 1 x i8> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i8> %1,
|
|
|
|
i8 9,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vi_nxv2i8_i8(<vscale x 2 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vi_nxv2i8_i8(<vscale x 2 x i1> %0, <vscale x 2 x i8> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i8> %1,
|
|
|
|
i8 9,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vi_nxv4i8_i8(<vscale x 4 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vi_nxv4i8_i8(<vscale x 4 x i1> %0, <vscale x 4 x i8> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i8> %1,
|
|
|
|
i8 9,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vi_nxv8i8_i8(<vscale x 8 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vi_nxv8i8_i8(<vscale x 8 x i1> %0, <vscale x 8 x i8> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i8> %1,
|
|
|
|
i8 9,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_vi_nxv16i8_i8(<vscale x 16 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_mask_vi_nxv16i8_i8(<vscale x 16 x i1> %0, <vscale x 16 x i8> %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i1> %0,
|
|
|
|
<vscale x 16 x i8> %1,
|
|
|
|
i8 9,
|
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmseq_vi_nxv32i8_i8(<vscale x 32 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmseq.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmseq_mask_vi_nxv32i8_i8(<vscale x 32 x i1> %0, <vscale x 32 x i8> %1, <vscale x 32 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmseq.mask.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i1> %0,
|
|
|
|
<vscale x 32 x i8> %1,
|
|
|
|
i8 9,
|
|
|
|
<vscale x 32 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vi_nxv1i16_i16(<vscale x 1 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vi_nxv1i16_i16(<vscale x 1 x i1> %0, <vscale x 1 x i16> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
i16 9,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vi_nxv2i16_i16(<vscale x 2 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vi_nxv2i16_i16(<vscale x 2 x i1> %0, <vscale x 2 x i16> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
i16 9,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vi_nxv4i16_i16(<vscale x 4 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vi_nxv4i16_i16(<vscale x 4 x i1> %0, <vscale x 4 x i16> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
i16 9,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vi_nxv8i16_i16(<vscale x 8 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vi_nxv8i16_i16(<vscale x 8 x i1> %0, <vscale x 8 x i16> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
i16 9,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_vi_nxv16i16_i16(<vscale x 16 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmseq_mask_vi_nxv16i16_i16(<vscale x 16 x i1> %0, <vscale x 16 x i16> %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e16, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmseq.mask.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i1> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
i16 9,
|
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vi_nxv1i32_i32(<vscale x 1 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vi_nxv1i32_i32(<vscale x 1 x i1> %0, <vscale x 1 x i32> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
i32 9,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vi_nxv2i32_i32(<vscale x 2 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vi_nxv2i32_i32(<vscale x 2 x i1> %0, <vscale x 2 x i32> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
i32 9,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vi_nxv4i32_i32(<vscale x 4 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vi_nxv4i32_i32(<vscale x 4 x i1> %0, <vscale x 4 x i32> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
i32 9,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_vi_nxv8i32_i32(<vscale x 8 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmseq_mask_vi_nxv8i32_i32(<vscale x 8 x i1> %0, <vscale x 8 x i32> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e32, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-16 07:06:07 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmseq.mask.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
i32 9,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
2021-04-02 11:20:15 +08:00
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_vi_nxv1i64_i64(<vscale x 1 x i64> %0, i32 %1) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
i64 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmseq_mask_vi_nxv1i64_i64(<vscale x 1 x i1> %0, <vscale x 1 x i64> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m1, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v9
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmseq.mask.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
i64 9,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_vi_nxv2i64_i64(<vscale x 2 x i64> %0, i32 %1) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
i64 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmseq_mask_vi_nxv2i64_i64(<vscale x 2 x i1> %0, <vscale x 2 x i64> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m2, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v10
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmseq.mask.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
i64 9,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_vi_nxv4i64_i64(<vscale x 4 x i64> %0, i32 %1) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_vi_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmseq.vi v0, v8, 9
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
i64 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmseq_mask_vi_nxv4i64_i64(<vscale x 4 x i1> %0, <vscale x 4 x i64> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vmseq_mask_vi_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vmv1r.v v25, v0
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, mu
|
2021-04-02 11:20:15 +08:00
|
|
|
; CHECK-NEXT: vmv1r.v v0, v12
|
|
|
|
; CHECK-NEXT: vmseq.vi v25, v8, 9, v0.t
|
|
|
|
; CHECK-NEXT: vmv1r.v v0, v25
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2021-04-02 11:20:15 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmseq.mask.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
i64 9,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|