2021-01-21 21:54:20 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
2020-12-25 10:59:05 +08:00
|
|
|
; RUN: llc -mtriple=riscv32 -mattr=+experimental-v,+f -verify-machineinstrs \
|
2021-05-27 00:59:10 +08:00
|
|
|
; RUN: < %s | FileCheck %s
|
2020-12-25 10:59:05 +08:00
|
|
|
declare <vscale x 1 x i1> @llvm.riscv.vmand.nxv1i1(
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i1> @intrinsic_vmand_mm_nxv1i1(<vscale x 1 x i1> %0, <vscale x 1 x i1> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmand_mm_nxv1i1:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf8, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmand.mm v0, v0, v8
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-25 10:59:05 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i1> @llvm.riscv.vmand.nxv1i1(
|
|
|
|
<vscale x 1 x i1> %0,
|
|
|
|
<vscale x 1 x i1> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i1> @llvm.riscv.vmand.nxv2i1(
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i1> @intrinsic_vmand_mm_nxv2i1(<vscale x 2 x i1> %0, <vscale x 2 x i1> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmand_mm_nxv2i1:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmand.mm v0, v0, v8
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-25 10:59:05 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i1> @llvm.riscv.vmand.nxv2i1(
|
|
|
|
<vscale x 2 x i1> %0,
|
|
|
|
<vscale x 2 x i1> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i1> @llvm.riscv.vmand.nxv4i1(
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i1> @intrinsic_vmand_mm_nxv4i1(<vscale x 4 x i1> %0, <vscale x 4 x i1> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmand_mm_nxv4i1:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, mf2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmand.mm v0, v0, v8
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-25 10:59:05 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i1> @llvm.riscv.vmand.nxv4i1(
|
|
|
|
<vscale x 4 x i1> %0,
|
|
|
|
<vscale x 4 x i1> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i1> @llvm.riscv.vmand.nxv8i1(
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i1> @intrinsic_vmand_mm_nxv8i1(<vscale x 8 x i1> %0, <vscale x 8 x i1> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmand_mm_nxv8i1:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m1, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmand.mm v0, v0, v8
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-25 10:59:05 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i1> @llvm.riscv.vmand.nxv8i1(
|
|
|
|
<vscale x 8 x i1> %0,
|
|
|
|
<vscale x 8 x i1> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i1> @llvm.riscv.vmand.nxv16i1(
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i1> @intrinsic_vmand_mm_nxv16i1(<vscale x 16 x i1> %0, <vscale x 16 x i1> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmand_mm_nxv16i1:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m2, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmand.mm v0, v0, v8
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-25 10:59:05 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i1> @llvm.riscv.vmand.nxv16i1(
|
|
|
|
<vscale x 16 x i1> %0,
|
|
|
|
<vscale x 16 x i1> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i1> @llvm.riscv.vmand.nxv32i1(
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i1> @intrinsic_vmand_mm_nxv32i1(<vscale x 32 x i1> %0, <vscale x 32 x i1> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmand_mm_nxv32i1:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m4, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmand.mm v0, v0, v8
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-25 10:59:05 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i1> @llvm.riscv.vmand.nxv32i1(
|
|
|
|
<vscale x 32 x i1> %0,
|
|
|
|
<vscale x 32 x i1> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i1> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 64 x i1> @llvm.riscv.vmand.nxv64i1(
|
|
|
|
<vscale x 64 x i1>,
|
|
|
|
<vscale x 64 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 64 x i1> @intrinsic_vmand_mm_nxv64i1(<vscale x 64 x i1> %0, <vscale x 64 x i1> %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vmand_mm_nxv64i1:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
2021-06-08 15:40:56 +08:00
|
|
|
; CHECK-NEXT: vsetvli zero, a0, e8, m8, ta, mu
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-NEXT: vmand.mm v0, v0, v8
|
2021-05-27 00:59:10 +08:00
|
|
|
; CHECK-NEXT: ret
|
2020-12-25 10:59:05 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 64 x i1> @llvm.riscv.vmand.nxv64i1(
|
|
|
|
<vscale x 64 x i1> %0,
|
|
|
|
<vscale x 64 x i1> %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 64 x i1> %a
|
|
|
|
}
|