2021-01-21 21:54:20 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
2020-12-11 15:16:08 +08:00
|
|
|
; RUN: llc -mtriple=riscv32 -mattr=+experimental-v -verify-machineinstrs \
|
|
|
|
; RUN: --riscv-no-aliases < %s | FileCheck %s
|
|
|
|
declare <vscale x 1 x i8> @llvm.riscv.vrsub.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i8> @intrinsic_vrsub_vx_nxv1i8_nxv1i8_i8(<vscale x 1 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv1i8_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,mf8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i8> @llvm.riscv.vrsub.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i8> @llvm.riscv.vrsub.mask.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
<vscale x 1 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i8> @intrinsic_vrsub_mask_vx_nxv1i8_nxv1i8_i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, i8 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv1i8_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,mf8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i8> @llvm.riscv.vrsub.mask.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
<vscale x 1 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i8> @llvm.riscv.vrsub.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i8> @intrinsic_vrsub_vx_nxv2i8_nxv2i8_i8(<vscale x 2 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv2i8_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,mf4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i8> @llvm.riscv.vrsub.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i8> @llvm.riscv.vrsub.mask.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
<vscale x 2 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i8> @intrinsic_vrsub_mask_vx_nxv2i8_nxv2i8_i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, i8 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv2i8_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,mf4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i8> @llvm.riscv.vrsub.mask.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
<vscale x 2 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i8> @llvm.riscv.vrsub.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i8> @intrinsic_vrsub_vx_nxv4i8_nxv4i8_i8(<vscale x 4 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv4i8_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,mf2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i8> @llvm.riscv.vrsub.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i8> @llvm.riscv.vrsub.mask.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
<vscale x 4 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i8> @intrinsic_vrsub_mask_vx_nxv4i8_nxv4i8_i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, i8 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv4i8_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,mf2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i8> @llvm.riscv.vrsub.mask.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
<vscale x 4 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i8> @llvm.riscv.vrsub.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i8> @intrinsic_vrsub_vx_nxv8i8_nxv8i8_i8(<vscale x 8 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv8i8_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i8> @llvm.riscv.vrsub.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i8> @llvm.riscv.vrsub.mask.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
<vscale x 8 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i8> @intrinsic_vrsub_mask_vx_nxv8i8_nxv8i8_i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, i8 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv8i8_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i8> @llvm.riscv.vrsub.mask.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
<vscale x 8 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i8> @llvm.riscv.vrsub.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i8> @intrinsic_vrsub_vx_nxv16i8_nxv16i8_i8(<vscale x 16 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv16i8_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i8> @llvm.riscv.vrsub.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i8> @llvm.riscv.vrsub.mask.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
<vscale x 16 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i8> @intrinsic_vrsub_mask_vx_nxv16i8_nxv16i8_i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, i8 %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv16i8_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v10, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i8> @llvm.riscv.vrsub.mask.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
<vscale x 16 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i8> @llvm.riscv.vrsub.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i8> @intrinsic_vrsub_vx_nxv32i8_nxv32i8_i8(<vscale x 32 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv32i8_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i8> @llvm.riscv.vrsub.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i8> @llvm.riscv.vrsub.mask.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
<vscale x 32 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i8> @intrinsic_vrsub_mask_vx_nxv32i8_nxv32i8_i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, i8 %2, <vscale x 32 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv32i8_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v12, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i8> @llvm.riscv.vrsub.mask.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
<vscale x 32 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 32 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 64 x i8> @llvm.riscv.vrsub.nxv64i8.i8(
|
|
|
|
<vscale x 64 x i8>,
|
|
|
|
i8,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 64 x i8> @intrinsic_vrsub_vx_nxv64i8_nxv64i8_i8(<vscale x 64 x i8> %0, i8 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv64i8_nxv64i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 64 x i8> @llvm.riscv.vrsub.nxv64i8.i8(
|
|
|
|
<vscale x 64 x i8> %0,
|
|
|
|
i8 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 64 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 64 x i8> @llvm.riscv.vrsub.mask.nxv64i8.i8(
|
|
|
|
<vscale x 64 x i8>,
|
|
|
|
<vscale x 64 x i8>,
|
|
|
|
i8,
|
|
|
|
<vscale x 64 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 64 x i8> @intrinsic_vrsub_mask_vx_nxv64i8_nxv64i8_i8(<vscale x 64 x i8> %0, <vscale x 64 x i8> %1, i8 %2, <vscale x 64 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv64i8_nxv64i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e8,m8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v16, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 64 x i8> @llvm.riscv.vrsub.mask.nxv64i8.i8(
|
|
|
|
<vscale x 64 x i8> %0,
|
|
|
|
<vscale x 64 x i8> %1,
|
|
|
|
i8 %2,
|
|
|
|
<vscale x 64 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 64 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i16> @llvm.riscv.vrsub.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vrsub_vx_nxv1i16_nxv1i16_i16(<vscale x 1 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv1i16_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,mf4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vrsub.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i16> @llvm.riscv.vrsub.mask.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
<vscale x 1 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vrsub_mask_vx_nxv1i16_nxv1i16_i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, i16 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv1i16_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,mf4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vrsub.mask.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i16> @llvm.riscv.vrsub.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vrsub_vx_nxv2i16_nxv2i16_i16(<vscale x 2 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv2i16_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,mf2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vrsub.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i16> @llvm.riscv.vrsub.mask.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
<vscale x 2 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vrsub_mask_vx_nxv2i16_nxv2i16_i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, i16 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv2i16_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,mf2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vrsub.mask.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i16> @llvm.riscv.vrsub.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vrsub_vx_nxv4i16_nxv4i16_i16(<vscale x 4 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv4i16_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vrsub.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i16> @llvm.riscv.vrsub.mask.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
<vscale x 4 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vrsub_mask_vx_nxv4i16_nxv4i16_i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, i16 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv4i16_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vrsub.mask.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i16> @llvm.riscv.vrsub.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vrsub_vx_nxv8i16_nxv8i16_i16(<vscale x 8 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv8i16_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vrsub.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i16> @llvm.riscv.vrsub.mask.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
<vscale x 8 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vrsub_mask_vx_nxv8i16_nxv8i16_i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, i16 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv8i16_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v10, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vrsub.mask.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i16> @llvm.riscv.vrsub.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vrsub_vx_nxv16i16_nxv16i16_i16(<vscale x 16 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv16i16_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vrsub.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i16> @llvm.riscv.vrsub.mask.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
<vscale x 16 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vrsub_mask_vx_nxv16i16_nxv16i16_i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, i16 %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv16i16_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v12, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vrsub.mask.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i16> @llvm.riscv.vrsub.nxv32i16.i16(
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
i16,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vrsub_vx_nxv32i16_nxv32i16_i16(<vscale x 32 x i16> %0, i16 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv32i16_nxv32i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vrsub.nxv32i16.i16(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
i16 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 32 x i16> @llvm.riscv.vrsub.mask.nxv32i16.i16(
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
<vscale x 32 x i16>,
|
|
|
|
i16,
|
|
|
|
<vscale x 32 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vrsub_mask_vx_nxv32i16_nxv32i16_i16(<vscale x 32 x i16> %0, <vscale x 32 x i16> %1, i16 %2, <vscale x 32 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv32i16_nxv32i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e16,m8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v16, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vrsub.mask.nxv32i16.i16(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i16> %1,
|
|
|
|
i16 %2,
|
|
|
|
<vscale x 32 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i32> @llvm.riscv.vrsub.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vrsub_vx_nxv1i32_nxv1i32_i32(<vscale x 1 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv1i32_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,mf2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vrsub.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i32> @llvm.riscv.vrsub.mask.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
<vscale x 1 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vrsub_mask_vx_nxv1i32_nxv1i32_i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, i32 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv1i32_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,mf2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vrsub.mask.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i32> @llvm.riscv.vrsub.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vrsub_vx_nxv2i32_nxv2i32_i32(<vscale x 2 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv2i32_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vrsub.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i32> @llvm.riscv.vrsub.mask.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
<vscale x 2 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vrsub_mask_vx_nxv2i32_nxv2i32_i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, i32 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv2i32_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v9, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vrsub.mask.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i32> @llvm.riscv.vrsub.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vrsub_vx_nxv4i32_nxv4i32_i32(<vscale x 4 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv4i32_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vrsub.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i32> @llvm.riscv.vrsub.mask.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
<vscale x 4 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vrsub_mask_vx_nxv4i32_nxv4i32_i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, i32 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv4i32_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v10, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vrsub.mask.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i32> @llvm.riscv.vrsub.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vrsub_vx_nxv8i32_nxv8i32_i32(<vscale x 8 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv8i32_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vrsub.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i32> @llvm.riscv.vrsub.mask.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
<vscale x 8 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vrsub_mask_vx_nxv8i32_nxv8i32_i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, i32 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv8i32_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v12, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vrsub.mask.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i32> @llvm.riscv.vrsub.nxv16i32.i32(
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
i32,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vrsub_vx_nxv16i32_nxv16i32_i32(<vscale x 16 x i32> %0, i32 %1, i32 %2) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv16i32_nxv16i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v8, a0
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vrsub.nxv16i32.i32(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
i32 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 16 x i32> @llvm.riscv.vrsub.mask.nxv16i32.i32(
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
<vscale x 16 x i32>,
|
|
|
|
i32,
|
|
|
|
<vscale x 16 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vrsub_mask_vx_nxv16i32_nxv16i32_i32(<vscale x 16 x i32> %0, <vscale x 16 x i32> %1, i32 %2, <vscale x 16 x i1> %3, i32 %4) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv16i32_nxv16i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a1, a1, e32,m8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vx v8, v16, a0, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vrsub.mask.nxv16i32.i32(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i32> %1,
|
|
|
|
i32 %2,
|
|
|
|
<vscale x 16 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
2021-04-02 05:07:04 +08:00
|
|
|
declare <vscale x 1 x i64> @llvm.riscv.vrsub.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
i64,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vrsub_vx_nxv1i64_nxv1i64_i64(<vscale x 1 x i64> %0, i64 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv1i64_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a2, a2, e64,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v25, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v25, v25, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v26, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v26, v26, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v26, v26, a1
|
|
|
|
; CHECK-NEXT: vor.vv v25, v26, v25
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v25, v8
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vrsub.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
i64 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 1 x i64> @llvm.riscv.vrsub.mask.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
<vscale x 1 x i64>,
|
|
|
|
i64,
|
|
|
|
<vscale x 1 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vrsub_mask_vx_nxv1i64_nxv1i64_i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, i64 %2, <vscale x 1 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv1i64_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a3, a2, e64,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v25, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v25, v25, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v26, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v26, v26, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v26, v26, a1
|
|
|
|
; CHECK-NEXT: vor.vv v25, v26, v25
|
|
|
|
; CHECK-NEXT: vsetvli a0, a2, e64,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v25, v9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vrsub.mask.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
i64 %2,
|
|
|
|
<vscale x 1 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i64> @llvm.riscv.vrsub.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
i64,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vrsub_vx_nxv2i64_nxv2i64_i64(<vscale x 2 x i64> %0, i64 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv2i64_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a2, a2, e64,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v26, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v26, v26, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v28, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v28, v28, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v28, v28, a1
|
|
|
|
; CHECK-NEXT: vor.vv v26, v28, v26
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v26, v8
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vrsub.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
i64 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 2 x i64> @llvm.riscv.vrsub.mask.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
<vscale x 2 x i64>,
|
|
|
|
i64,
|
|
|
|
<vscale x 2 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vrsub_mask_vx_nxv2i64_nxv2i64_i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, i64 %2, <vscale x 2 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv2i64_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a3, a2, e64,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v26, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v26, v26, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v28, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v28, v28, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v28, v28, a1
|
|
|
|
; CHECK-NEXT: vor.vv v26, v28, v26
|
|
|
|
; CHECK-NEXT: vsetvli a0, a2, e64,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v26, v10, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vrsub.mask.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
i64 %2,
|
|
|
|
<vscale x 2 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i64> @llvm.riscv.vrsub.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
i64,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vrsub_vx_nxv4i64_nxv4i64_i64(<vscale x 4 x i64> %0, i64 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv4i64_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a2, a2, e64,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v28, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v28, v28, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v12, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v12, v12, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v12, v12, a1
|
|
|
|
; CHECK-NEXT: vor.vv v28, v12, v28
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v28, v8
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vrsub.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
i64 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 4 x i64> @llvm.riscv.vrsub.mask.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
<vscale x 4 x i64>,
|
|
|
|
i64,
|
|
|
|
<vscale x 4 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vrsub_mask_vx_nxv4i64_nxv4i64_i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, i64 %2, <vscale x 4 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv4i64_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a3, a2, e64,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v28, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v28, v28, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v16, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v16, v16, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v16, v16, a1
|
|
|
|
; CHECK-NEXT: vor.vv v28, v16, v28
|
|
|
|
; CHECK-NEXT: vsetvli a0, a2, e64,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v28, v12, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vrsub.mask.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
i64 %2,
|
|
|
|
<vscale x 4 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i64> @llvm.riscv.vrsub.nxv8i64.i64(
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
i64,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vrsub_vx_nxv8i64_nxv8i64_i64(<vscale x 8 x i64> %0, i64 %1, i32 %2) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vx_nxv8i64_nxv8i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a2, a2, e64,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v16, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v16, v16, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v24, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v24, v24, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v24, v24, a1
|
|
|
|
; CHECK-NEXT: vor.vv v16, v24, v16
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v16, v8
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vrsub.nxv8i64.i64(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
i64 %1,
|
|
|
|
i32 %2)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <vscale x 8 x i64> @llvm.riscv.vrsub.mask.nxv8i64.i64(
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
<vscale x 8 x i64>,
|
|
|
|
i64,
|
|
|
|
<vscale x 8 x i1>,
|
|
|
|
i32);
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vrsub_mask_vx_nxv8i64_nxv8i64_i64(<vscale x 8 x i64> %0, <vscale x 8 x i64> %1, i64 %2, <vscale x 8 x i1> %3, i32 %4) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vx_nxv8i64_nxv8i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: addi sp, sp, -16
|
|
|
|
; CHECK-NEXT: csrrs a3, vlenb, zero
|
|
|
|
; CHECK-NEXT: sub sp, sp, a3
|
|
|
|
; CHECK-NEXT: addi a3, sp, 16
|
|
|
|
; CHECK-NEXT: vs1r.v v0, (a3) # Unknown-size Folded Spill
|
|
|
|
; CHECK-NEXT: vsetvli a3, a2, e64,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vmv.v.x v24, a1
|
|
|
|
; CHECK-NEXT: addi a1, zero, 32
|
|
|
|
; CHECK-NEXT: vsll.vx v0, v24, a1
|
|
|
|
; CHECK-NEXT: vmv.v.x v24, a0
|
|
|
|
; CHECK-NEXT: vsll.vx v24, v24, a1
|
|
|
|
; CHECK-NEXT: vsrl.vx v24, v24, a1
|
|
|
|
; CHECK-NEXT: vor.vv v24, v24, v0
|
|
|
|
; CHECK-NEXT: vsetvli a0, a2, e64,m8,tu,mu
|
|
|
|
; CHECK-NEXT: addi a0, sp, 16
|
|
|
|
; CHECK-NEXT: vl1re8.v v0, (a0) # Unknown-size Folded Reload
|
|
|
|
; CHECK-NEXT: vsub.vv v8, v24, v16, v0.t
|
|
|
|
; CHECK-NEXT: csrrs a0, vlenb, zero
|
|
|
|
; CHECK-NEXT: add sp, sp, a0
|
|
|
|
; CHECK-NEXT: addi sp, sp, 16
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vrsub.mask.nxv8i64.i64(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i64> %1,
|
|
|
|
i64 %2,
|
|
|
|
<vscale x 8 x i1> %3,
|
|
|
|
i32 %4)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
|
|
|
|
2020-12-11 15:16:08 +08:00
|
|
|
define <vscale x 1 x i8> @intrinsic_vrsub_vi_nxv1i8_nxv1i8_i8(<vscale x 1 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv1i8_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i8> @llvm.riscv.vrsub.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i8> @intrinsic_vrsub_mask_vi_nxv1i8_nxv1i8_i8(<vscale x 1 x i8> %0, <vscale x 1 x i8> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv1i8_nxv1i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i8> @llvm.riscv.vrsub.mask.nxv1i8.i8(
|
|
|
|
<vscale x 1 x i8> %0,
|
|
|
|
<vscale x 1 x i8> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i8 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i8> @intrinsic_vrsub_vi_nxv2i8_nxv2i8_i8(<vscale x 2 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv2i8_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i8> @llvm.riscv.vrsub.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i8> @intrinsic_vrsub_mask_vi_nxv2i8_nxv2i8_i8(<vscale x 2 x i8> %0, <vscale x 2 x i8> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv2i8_nxv2i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i8> @llvm.riscv.vrsub.mask.nxv2i8.i8(
|
|
|
|
<vscale x 2 x i8> %0,
|
|
|
|
<vscale x 2 x i8> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i8 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i8> @intrinsic_vrsub_vi_nxv4i8_nxv4i8_i8(<vscale x 4 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv4i8_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i8> @llvm.riscv.vrsub.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i8> @intrinsic_vrsub_mask_vi_nxv4i8_nxv4i8_i8(<vscale x 4 x i8> %0, <vscale x 4 x i8> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv4i8_nxv4i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,mf2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i8> @llvm.riscv.vrsub.mask.nxv4i8.i8(
|
|
|
|
<vscale x 4 x i8> %0,
|
|
|
|
<vscale x 4 x i8> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i8 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i8> @intrinsic_vrsub_vi_nxv8i8_nxv8i8_i8(<vscale x 8 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv8i8_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i8> @llvm.riscv.vrsub.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i8> @intrinsic_vrsub_mask_vi_nxv8i8_nxv8i8_i8(<vscale x 8 x i8> %0, <vscale x 8 x i8> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv8i8_nxv8i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i8> @llvm.riscv.vrsub.mask.nxv8i8.i8(
|
|
|
|
<vscale x 8 x i8> %0,
|
|
|
|
<vscale x 8 x i8> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i8 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i8> @intrinsic_vrsub_vi_nxv16i8_nxv16i8_i8(<vscale x 16 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv16i8_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i8> @llvm.riscv.vrsub.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i8> @intrinsic_vrsub_mask_vi_nxv16i8_nxv16i8_i8(<vscale x 16 x i8> %0, <vscale x 16 x i8> %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv16i8_nxv16i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v10, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i8> @llvm.riscv.vrsub.mask.nxv16i8.i8(
|
|
|
|
<vscale x 16 x i8> %0,
|
|
|
|
<vscale x 16 x i8> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i8 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i8> @intrinsic_vrsub_vi_nxv32i8_nxv32i8_i8(<vscale x 32 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv32i8_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i8> @llvm.riscv.vrsub.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i8> @intrinsic_vrsub_mask_vi_nxv32i8_nxv32i8_i8(<vscale x 32 x i8> %0, <vscale x 32 x i8> %1, <vscale x 32 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv32i8_nxv32i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v12, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i8> @llvm.riscv.vrsub.mask.nxv32i8.i8(
|
|
|
|
<vscale x 32 x i8> %0,
|
|
|
|
<vscale x 32 x i8> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i8 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 32 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 64 x i8> @intrinsic_vrsub_vi_nxv64i8_nxv64i8_i8(<vscale x 64 x i8> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv64i8_nxv64i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 64 x i8> @llvm.riscv.vrsub.nxv64i8.i8(
|
|
|
|
<vscale x 64 x i8> %0,
|
|
|
|
i8 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 64 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 64 x i8> @intrinsic_vrsub_mask_vi_nxv64i8_nxv64i8_i8(<vscale x 64 x i8> %0, <vscale x 64 x i8> %1, <vscale x 64 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv64i8_nxv64i8_i8:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e8,m8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v16, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 64 x i8> @llvm.riscv.vrsub.mask.nxv64i8.i8(
|
|
|
|
<vscale x 64 x i8> %0,
|
|
|
|
<vscale x 64 x i8> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i8 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 64 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 64 x i8> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vrsub_vi_nxv1i16_nxv1i16_i16(<vscale x 1 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv1i16_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,mf4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vrsub.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i16> @intrinsic_vrsub_mask_vi_nxv1i16_nxv1i16_i16(<vscale x 1 x i16> %0, <vscale x 1 x i16> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv1i16_nxv1i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,mf4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i16> @llvm.riscv.vrsub.mask.nxv1i16.i16(
|
|
|
|
<vscale x 1 x i16> %0,
|
|
|
|
<vscale x 1 x i16> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i16 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vrsub_vi_nxv2i16_nxv2i16_i16(<vscale x 2 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv2i16_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,mf2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vrsub.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i16> @intrinsic_vrsub_mask_vi_nxv2i16_nxv2i16_i16(<vscale x 2 x i16> %0, <vscale x 2 x i16> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv2i16_nxv2i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,mf2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i16> @llvm.riscv.vrsub.mask.nxv2i16.i16(
|
|
|
|
<vscale x 2 x i16> %0,
|
|
|
|
<vscale x 2 x i16> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i16 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vrsub_vi_nxv4i16_nxv4i16_i16(<vscale x 4 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv4i16_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vrsub.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i16> @intrinsic_vrsub_mask_vi_nxv4i16_nxv4i16_i16(<vscale x 4 x i16> %0, <vscale x 4 x i16> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv4i16_nxv4i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i16> @llvm.riscv.vrsub.mask.nxv4i16.i16(
|
|
|
|
<vscale x 4 x i16> %0,
|
|
|
|
<vscale x 4 x i16> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i16 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vrsub_vi_nxv8i16_nxv8i16_i16(<vscale x 8 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv8i16_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vrsub.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i16> @intrinsic_vrsub_mask_vi_nxv8i16_nxv8i16_i16(<vscale x 8 x i16> %0, <vscale x 8 x i16> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv8i16_nxv8i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v10, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i16> @llvm.riscv.vrsub.mask.nxv8i16.i16(
|
|
|
|
<vscale x 8 x i16> %0,
|
|
|
|
<vscale x 8 x i16> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i16 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vrsub_vi_nxv16i16_nxv16i16_i16(<vscale x 16 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv16i16_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vrsub.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i16> @intrinsic_vrsub_mask_vi_nxv16i16_nxv16i16_i16(<vscale x 16 x i16> %0, <vscale x 16 x i16> %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv16i16_nxv16i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v12, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i16> @llvm.riscv.vrsub.mask.nxv16i16.i16(
|
|
|
|
<vscale x 16 x i16> %0,
|
|
|
|
<vscale x 16 x i16> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i16 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vrsub_vi_nxv32i16_nxv32i16_i16(<vscale x 32 x i16> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv32i16_nxv32i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vrsub.nxv32i16.i16(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
i16 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 32 x i16> @intrinsic_vrsub_mask_vi_nxv32i16_nxv32i16_i16(<vscale x 32 x i16> %0, <vscale x 32 x i16> %1, <vscale x 32 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv32i16_nxv32i16_i16:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e16,m8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v16, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 32 x i16> @llvm.riscv.vrsub.mask.nxv32i16.i16(
|
|
|
|
<vscale x 32 x i16> %0,
|
|
|
|
<vscale x 32 x i16> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i16 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 32 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 32 x i16> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vrsub_vi_nxv1i32_nxv1i32_i32(<vscale x 1 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv1i32_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,mf2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vrsub.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i32> @intrinsic_vrsub_mask_vi_nxv1i32_nxv1i32_i32(<vscale x 1 x i32> %0, <vscale x 1 x i32> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv1i32_nxv1i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,mf2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i32> @llvm.riscv.vrsub.mask.nxv1i32.i32(
|
|
|
|
<vscale x 1 x i32> %0,
|
|
|
|
<vscale x 1 x i32> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i32 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vrsub_vi_nxv2i32_nxv2i32_i32(<vscale x 2 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv2i32_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vrsub.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i32> @intrinsic_vrsub_mask_vi_nxv2i32_nxv2i32_i32(<vscale x 2 x i32> %0, <vscale x 2 x i32> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv2i32_nxv2i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i32> @llvm.riscv.vrsub.mask.nxv2i32.i32(
|
|
|
|
<vscale x 2 x i32> %0,
|
|
|
|
<vscale x 2 x i32> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i32 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vrsub_vi_nxv4i32_nxv4i32_i32(<vscale x 4 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv4i32_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vrsub.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i32> @intrinsic_vrsub_mask_vi_nxv4i32_nxv4i32_i32(<vscale x 4 x i32> %0, <vscale x 4 x i32> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv4i32_nxv4i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v10, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i32> @llvm.riscv.vrsub.mask.nxv4i32.i32(
|
|
|
|
<vscale x 4 x i32> %0,
|
|
|
|
<vscale x 4 x i32> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i32 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vrsub_vi_nxv8i32_nxv8i32_i32(<vscale x 8 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv8i32_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vrsub.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i32> @intrinsic_vrsub_mask_vi_nxv8i32_nxv8i32_i32(<vscale x 8 x i32> %0, <vscale x 8 x i32> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv8i32_nxv8i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v12, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i32> @llvm.riscv.vrsub.mask.nxv8i32.i32(
|
|
|
|
<vscale x 8 x i32> %0,
|
|
|
|
<vscale x 8 x i32> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i32 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vrsub_vi_nxv16i32_nxv16i32_i32(<vscale x 16 x i32> %0, i32 %1) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv16i32_nxv16i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vrsub.nxv16i32.i32(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
i32 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 16 x i32> @intrinsic_vrsub_mask_vi_nxv16i32_nxv16i32_i32(<vscale x 16 x i32> %0, <vscale x 16 x i32> %1, <vscale x 16 x i1> %2, i32 %3) nounwind {
|
2021-01-21 21:54:20 +08:00
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv16i32_nxv16i32_i32:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e32,m8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v16, -9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
2020-12-11 15:16:08 +08:00
|
|
|
entry:
|
|
|
|
%a = call <vscale x 16 x i32> @llvm.riscv.vrsub.mask.nxv16i32.i32(
|
|
|
|
<vscale x 16 x i32> %0,
|
|
|
|
<vscale x 16 x i32> %1,
|
2020-12-19 03:22:43 +08:00
|
|
|
i32 -9,
|
2020-12-11 15:16:08 +08:00
|
|
|
<vscale x 16 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 16 x i32> %a
|
|
|
|
}
|
2021-04-02 05:07:04 +08:00
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vrsub_vi_nxv1i64_nxv1i64_i64(<vscale x 1 x i64> %0, i32 %1) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv1i64_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m1,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vrsub.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
i64 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 1 x i64> @intrinsic_vrsub_mask_vi_nxv1i64_nxv1i64_i64(<vscale x 1 x i64> %0, <vscale x 1 x i64> %1, <vscale x 1 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv1i64_nxv1i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m1,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v9, 9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 1 x i64> @llvm.riscv.vrsub.mask.nxv1i64.i64(
|
|
|
|
<vscale x 1 x i64> %0,
|
|
|
|
<vscale x 1 x i64> %1,
|
|
|
|
i64 9,
|
|
|
|
<vscale x 1 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 1 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vrsub_vi_nxv2i64_nxv2i64_i64(<vscale x 2 x i64> %0, i32 %1) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv2i64_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m2,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vrsub.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
i64 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 2 x i64> @intrinsic_vrsub_mask_vi_nxv2i64_nxv2i64_i64(<vscale x 2 x i64> %0, <vscale x 2 x i64> %1, <vscale x 2 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv2i64_nxv2i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m2,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v10, 9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 2 x i64> @llvm.riscv.vrsub.mask.nxv2i64.i64(
|
|
|
|
<vscale x 2 x i64> %0,
|
|
|
|
<vscale x 2 x i64> %1,
|
|
|
|
i64 9,
|
|
|
|
<vscale x 2 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 2 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vrsub_vi_nxv4i64_nxv4i64_i64(<vscale x 4 x i64> %0, i32 %1) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv4i64_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m4,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vrsub.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
i64 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 4 x i64> @intrinsic_vrsub_mask_vi_nxv4i64_nxv4i64_i64(<vscale x 4 x i64> %0, <vscale x 4 x i64> %1, <vscale x 4 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv4i64_nxv4i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m4,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v12, 9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 4 x i64> @llvm.riscv.vrsub.mask.nxv4i64.i64(
|
|
|
|
<vscale x 4 x i64> %0,
|
|
|
|
<vscale x 4 x i64> %1,
|
|
|
|
i64 9,
|
|
|
|
<vscale x 4 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 4 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vrsub_vi_nxv8i64_nxv8i64_i64(<vscale x 8 x i64> %0, i32 %1) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_vi_nxv8i64_nxv8i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m8,ta,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v8, 9
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vrsub.nxv8i64.i64(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
i64 9,
|
|
|
|
i32 %1)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|
|
|
|
|
|
|
|
define <vscale x 8 x i64> @intrinsic_vrsub_mask_vi_nxv8i64_nxv8i64_i64(<vscale x 8 x i64> %0, <vscale x 8 x i64> %1, <vscale x 8 x i1> %2, i32 %3) nounwind {
|
|
|
|
; CHECK-LABEL: intrinsic_vrsub_mask_vi_nxv8i64_nxv8i64_i64:
|
|
|
|
; CHECK: # %bb.0: # %entry
|
|
|
|
; CHECK-NEXT: vsetvli a0, a0, e64,m8,tu,mu
|
|
|
|
; CHECK-NEXT: vrsub.vi v8, v16, 9, v0.t
|
|
|
|
; CHECK-NEXT: jalr zero, 0(ra)
|
|
|
|
entry:
|
|
|
|
%a = call <vscale x 8 x i64> @llvm.riscv.vrsub.mask.nxv8i64.i64(
|
|
|
|
<vscale x 8 x i64> %0,
|
|
|
|
<vscale x 8 x i64> %1,
|
|
|
|
i64 9,
|
|
|
|
<vscale x 8 x i1> %2,
|
|
|
|
i32 %3)
|
|
|
|
|
|
|
|
ret <vscale x 8 x i64> %a
|
|
|
|
}
|