2018-03-08 21:05:02 +08:00
|
|
|
//===--------------------- Scheduler.cpp ------------------------*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// A scheduler for processor resource units and processor resource groups.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2018-12-17 16:08:31 +08:00
|
|
|
#include "llvm/MCA/HardwareUnits/Scheduler.h"
|
2018-06-26 18:44:12 +08:00
|
|
|
#include "llvm/Support/Debug.h"
|
2018-03-08 21:05:02 +08:00
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
|
2018-10-30 23:56:08 +08:00
|
|
|
namespace llvm {
|
2018-03-08 21:05:02 +08:00
|
|
|
namespace mca {
|
|
|
|
|
2018-06-26 18:44:12 +08:00
|
|
|
#define DEBUG_TYPE "llvm-mca"
|
|
|
|
|
2018-08-24 02:42:37 +08:00
|
|
|
void Scheduler::initializeStrategy(std::unique_ptr<SchedulerStrategy> S) {
|
|
|
|
// Ensure we have a valid (non-null) strategy object.
|
|
|
|
Strategy = S ? std::move(S) : llvm::make_unique<DefaultSchedulerStrategy>();
|
|
|
|
}
|
|
|
|
|
2018-08-22 02:20:16 +08:00
|
|
|
// Anchor the vtable of SchedulerStrategy and DefaultSchedulerStrategy.
|
|
|
|
SchedulerStrategy::~SchedulerStrategy() = default;
|
|
|
|
DefaultSchedulerStrategy::~DefaultSchedulerStrategy() = default;
|
|
|
|
|
2018-03-08 21:05:02 +08:00
|
|
|
#ifndef NDEBUG
|
|
|
|
void Scheduler::dump() const {
|
2018-08-03 20:55:28 +08:00
|
|
|
dbgs() << "[SCHEDULER]: WaitSet size is: " << WaitSet.size() << '\n';
|
|
|
|
dbgs() << "[SCHEDULER]: ReadySet size is: " << ReadySet.size() << '\n';
|
|
|
|
dbgs() << "[SCHEDULER]: IssuedSet size is: " << IssuedSet.size() << '\n';
|
2018-03-08 21:05:02 +08:00
|
|
|
Resources->dump();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-08-20 22:41:36 +08:00
|
|
|
Scheduler::Status Scheduler::isAvailable(const InstRef &IR) const {
|
2018-05-08 02:29:15 +08:00
|
|
|
const InstrDesc &Desc = IR.getInstruction()->getDesc();
|
2018-08-22 02:20:16 +08:00
|
|
|
|
2018-08-17 23:01:37 +08:00
|
|
|
switch (Resources->canBeDispatched(Desc.Buffers)) {
|
|
|
|
case ResourceStateEvent::RS_BUFFER_UNAVAILABLE:
|
2018-08-20 22:41:36 +08:00
|
|
|
return Scheduler::SC_BUFFERS_FULL;
|
2018-08-17 23:01:37 +08:00
|
|
|
case ResourceStateEvent::RS_RESERVED:
|
2018-08-20 22:41:36 +08:00
|
|
|
return Scheduler::SC_DISPATCH_GROUP_STALL;
|
|
|
|
case ResourceStateEvent::RS_BUFFER_AVAILABLE:
|
2018-08-17 23:01:37 +08:00
|
|
|
break;
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
2018-04-12 02:05:23 +08:00
|
|
|
|
2018-08-20 22:41:36 +08:00
|
|
|
// Give lower priority to LSUnit stall events.
|
2018-11-30 20:49:30 +08:00
|
|
|
switch (LSU.isAvailable(IR)) {
|
2018-08-20 22:41:36 +08:00
|
|
|
case LSUnit::LSU_LQUEUE_FULL:
|
|
|
|
return Scheduler::SC_LOAD_QUEUE_FULL;
|
|
|
|
case LSUnit::LSU_SQUEUE_FULL:
|
|
|
|
return Scheduler::SC_STORE_QUEUE_FULL;
|
|
|
|
case LSUnit::LSU_AVAILABLE:
|
|
|
|
return Scheduler::SC_AVAILABLE;
|
|
|
|
}
|
|
|
|
|
|
|
|
llvm_unreachable("Don't know how to process this LSU state result!");
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
|
|
|
|
2018-04-24 22:53:16 +08:00
|
|
|
void Scheduler::issueInstructionImpl(
|
2018-05-08 02:29:15 +08:00
|
|
|
InstRef &IR,
|
[llvm-mca] Delay calculation of Cycles per Resources, separate the cycles and resource quantities.
Summary:
This patch removes the storing of accumulated floating point data
within the llvm-mca library.
This patch splits-up the two quantities: cycles and number of resource units.
By splitting-up these two quantities, we delay the calculation of "cycles per resource unit"
until that value is read, reducing the chance of accumulating floating point error.
I considered using the APFloat, but after measuring performance, for a large (many iteration)
sample, I decided to go with this faster solution.
Reviewers: andreadb, courbet, RKSimon
Reviewed By: andreadb
Subscribers: llvm-commits, javed.absar, tschuett, gbedwell
Differential Revision: https://reviews.llvm.org/D51903
llvm-svn: 341980
2018-09-12 02:47:48 +08:00
|
|
|
SmallVectorImpl<std::pair<ResourceRef, ResourceCycles>> &UsedResources) {
|
2018-05-08 02:29:15 +08:00
|
|
|
Instruction *IS = IR.getInstruction();
|
|
|
|
const InstrDesc &D = IS->getDesc();
|
2018-03-21 02:20:39 +08:00
|
|
|
|
2018-03-08 21:05:02 +08:00
|
|
|
// Issue the instruction and collect all the consumed resources
|
|
|
|
// into a vector. That vector is then used to notify the listener.
|
2018-04-27 06:30:40 +08:00
|
|
|
Resources->issueInstruction(D, UsedResources);
|
2018-04-24 22:53:16 +08:00
|
|
|
|
2018-03-08 21:05:02 +08:00
|
|
|
// Notify the instruction that it started executing.
|
|
|
|
// This updates the internal state of each write.
|
2018-05-08 02:29:15 +08:00
|
|
|
IS->execute();
|
2018-03-08 21:05:02 +08:00
|
|
|
|
2018-05-08 02:29:15 +08:00
|
|
|
if (IS->isExecuting())
|
2018-08-03 20:55:28 +08:00
|
|
|
IssuedSet.emplace_back(IR);
|
2018-08-20 22:41:36 +08:00
|
|
|
else if (IS->isExecuted())
|
2018-11-30 20:49:30 +08:00
|
|
|
LSU.onInstructionExecuted(IR);
|
2018-04-24 22:53:16 +08:00
|
|
|
}
|
2018-03-22 18:19:20 +08:00
|
|
|
|
2018-06-14 09:20:18 +08:00
|
|
|
// Release the buffered resources and issue the instruction.
|
|
|
|
void Scheduler::issueInstruction(
|
[llvm-mca] Delay calculation of Cycles per Resources, separate the cycles and resource quantities.
Summary:
This patch removes the storing of accumulated floating point data
within the llvm-mca library.
This patch splits-up the two quantities: cycles and number of resource units.
By splitting-up these two quantities, we delay the calculation of "cycles per resource unit"
until that value is read, reducing the chance of accumulating floating point error.
I considered using the APFloat, but after measuring performance, for a large (many iteration)
sample, I decided to go with this faster solution.
Reviewers: andreadb, courbet, RKSimon
Reviewed By: andreadb
Subscribers: llvm-commits, javed.absar, tschuett, gbedwell
Differential Revision: https://reviews.llvm.org/D51903
llvm-svn: 341980
2018-09-12 02:47:48 +08:00
|
|
|
InstRef &IR,
|
|
|
|
SmallVectorImpl<std::pair<ResourceRef, ResourceCycles>> &UsedResources,
|
2018-08-21 20:40:15 +08:00
|
|
|
SmallVectorImpl<InstRef> &ReadyInstructions) {
|
|
|
|
const Instruction &Inst = *IR.getInstruction();
|
|
|
|
bool HasDependentUsers = Inst.hasDependentUsers();
|
|
|
|
|
|
|
|
Resources->releaseBuffers(Inst.getDesc().Buffers);
|
2018-06-14 09:20:18 +08:00
|
|
|
issueInstructionImpl(IR, UsedResources);
|
2018-08-21 20:40:15 +08:00
|
|
|
// Instructions that have been issued during this cycle might have unblocked
|
|
|
|
// other dependent instructions. Dependent instructions may be issued during
|
|
|
|
// this same cycle if operands have ReadAdvance entries. Promote those
|
|
|
|
// instructions to the ReadySet and notify the caller that those are ready.
|
|
|
|
if (HasDependentUsers)
|
|
|
|
promoteToReadySet(ReadyInstructions);
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
|
|
|
|
2018-08-03 20:55:28 +08:00
|
|
|
void Scheduler::promoteToReadySet(SmallVectorImpl<InstRef> &Ready) {
|
2018-03-29 22:26:56 +08:00
|
|
|
// Scan the set of waiting instructions and promote them to the
|
|
|
|
// ready queue if operands are all ready.
|
2018-08-03 20:55:28 +08:00
|
|
|
unsigned RemovedElements = 0;
|
2018-08-18 02:06:01 +08:00
|
|
|
for (auto I = WaitSet.begin(), E = WaitSet.end(); I != E;) {
|
2018-08-03 20:55:28 +08:00
|
|
|
InstRef &IR = *I;
|
2018-10-25 04:27:47 +08:00
|
|
|
if (!IR)
|
2018-08-03 20:55:28 +08:00
|
|
|
break;
|
2018-03-29 22:26:56 +08:00
|
|
|
|
|
|
|
// Check if this instruction is now ready. In case, force
|
|
|
|
// a transition in state using method 'update()'.
|
2018-08-03 20:55:28 +08:00
|
|
|
Instruction &IS = *IR.getInstruction();
|
|
|
|
if (!IS.isReady())
|
|
|
|
IS.update();
|
2018-03-29 22:26:56 +08:00
|
|
|
|
2018-08-22 02:20:16 +08:00
|
|
|
// Check if there are still unsolved data dependencies.
|
2018-08-20 22:41:36 +08:00
|
|
|
if (!isReady(IR)) {
|
2018-03-29 22:26:56 +08:00
|
|
|
++I;
|
2018-04-13 23:19:07 +08:00
|
|
|
continue;
|
2018-03-29 22:26:56 +08:00
|
|
|
}
|
2018-04-13 23:19:07 +08:00
|
|
|
|
2018-08-03 20:55:28 +08:00
|
|
|
Ready.emplace_back(IR);
|
|
|
|
ReadySet.emplace_back(IR);
|
|
|
|
|
|
|
|
IR.invalidate();
|
|
|
|
++RemovedElements;
|
|
|
|
std::iter_swap(I, E - RemovedElements);
|
2018-03-29 22:26:56 +08:00
|
|
|
}
|
2018-08-03 20:55:28 +08:00
|
|
|
|
|
|
|
WaitSet.resize(WaitSet.size() - RemovedElements);
|
2018-03-29 22:26:56 +08:00
|
|
|
}
|
|
|
|
|
2018-05-08 02:29:15 +08:00
|
|
|
InstRef Scheduler::select() {
|
2018-08-03 20:55:28 +08:00
|
|
|
unsigned QueueIndex = ReadySet.size();
|
|
|
|
for (unsigned I = 0, E = ReadySet.size(); I != E; ++I) {
|
|
|
|
const InstRef &IR = ReadySet[I];
|
2018-08-22 02:20:16 +08:00
|
|
|
if (QueueIndex == ReadySet.size() ||
|
|
|
|
Strategy->compare(IR, ReadySet[QueueIndex])) {
|
|
|
|
const InstrDesc &D = IR.getInstruction()->getDesc();
|
|
|
|
if (Resources->canBeIssued(D))
|
2018-08-03 20:55:28 +08:00
|
|
|
QueueIndex = I;
|
2018-07-06 16:08:30 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-08-03 20:55:28 +08:00
|
|
|
if (QueueIndex == ReadySet.size())
|
|
|
|
return InstRef();
|
|
|
|
|
2018-04-24 22:53:16 +08:00
|
|
|
// We found an instruction to issue.
|
2018-08-03 20:55:28 +08:00
|
|
|
InstRef IR = ReadySet[QueueIndex];
|
|
|
|
std::swap(ReadySet[QueueIndex], ReadySet[ReadySet.size() - 1]);
|
|
|
|
ReadySet.pop_back();
|
2018-05-08 02:29:15 +08:00
|
|
|
return IR;
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
|
|
|
|
2018-08-03 20:55:28 +08:00
|
|
|
void Scheduler::updateIssuedSet(SmallVectorImpl<InstRef> &Executed) {
|
|
|
|
unsigned RemovedElements = 0;
|
2018-08-18 02:06:01 +08:00
|
|
|
for (auto I = IssuedSet.begin(), E = IssuedSet.end(); I != E;) {
|
2018-08-03 20:55:28 +08:00
|
|
|
InstRef &IR = *I;
|
2018-10-25 04:27:47 +08:00
|
|
|
if (!IR)
|
2018-08-03 20:55:28 +08:00
|
|
|
break;
|
|
|
|
Instruction &IS = *IR.getInstruction();
|
|
|
|
if (!IS.isExecuted()) {
|
|
|
|
LLVM_DEBUG(dbgs() << "[SCHEDULER]: Instruction #" << IR
|
2018-05-14 20:53:11 +08:00
|
|
|
<< " is still executing.\n");
|
2018-03-08 21:05:02 +08:00
|
|
|
++I;
|
2018-08-03 20:55:28 +08:00
|
|
|
continue;
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
2018-08-03 20:55:28 +08:00
|
|
|
|
2018-08-20 22:41:36 +08:00
|
|
|
// Instruction IR has completed execution.
|
2018-11-30 20:49:30 +08:00
|
|
|
LSU.onInstructionExecuted(IR);
|
2018-08-03 20:55:28 +08:00
|
|
|
Executed.emplace_back(IR);
|
|
|
|
++RemovedElements;
|
|
|
|
IR.invalidate();
|
|
|
|
std::iter_swap(I, E - RemovedElements);
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
2018-08-03 20:55:28 +08:00
|
|
|
|
|
|
|
IssuedSet.resize(IssuedSet.size() - RemovedElements);
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
|
|
|
|
2018-08-21 20:40:15 +08:00
|
|
|
void Scheduler::cycleEvent(SmallVectorImpl<ResourceRef> &Freed,
|
|
|
|
SmallVectorImpl<InstRef> &Executed,
|
|
|
|
SmallVectorImpl<InstRef> &Ready) {
|
|
|
|
// Release consumed resources.
|
2018-06-14 09:20:18 +08:00
|
|
|
Resources->cycleEvent(Freed);
|
2018-08-21 20:40:15 +08:00
|
|
|
|
|
|
|
// Propagate the cycle event to the 'Issued' and 'Wait' sets.
|
|
|
|
for (InstRef &IR : IssuedSet)
|
|
|
|
IR.getInstruction()->cycleEvent();
|
|
|
|
|
|
|
|
updateIssuedSet(Executed);
|
|
|
|
|
|
|
|
for (InstRef &IR : WaitSet)
|
|
|
|
IR.getInstruction()->cycleEvent();
|
2018-08-22 02:20:16 +08:00
|
|
|
|
2018-08-21 20:40:15 +08:00
|
|
|
promoteToReadySet(Ready);
|
2018-03-08 21:05:02 +08:00
|
|
|
}
|
|
|
|
|
2018-08-20 22:41:36 +08:00
|
|
|
bool Scheduler::mustIssueImmediately(const InstRef &IR) const {
|
2019-01-04 23:08:38 +08:00
|
|
|
const InstrDesc &Desc = IR.getInstruction()->getDesc();
|
|
|
|
if (Desc.isZeroLatency())
|
|
|
|
return true;
|
2018-08-20 22:41:36 +08:00
|
|
|
// Instructions that use an in-order dispatch/issue processor resource must be
|
|
|
|
// issued immediately to the pipeline(s). Any other in-order buffered
|
|
|
|
// resources (i.e. BufferSize=1) is consumed.
|
2019-01-04 23:08:38 +08:00
|
|
|
return Desc.MustIssueImmediately;
|
2018-08-20 22:41:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void Scheduler::dispatch(const InstRef &IR) {
|
|
|
|
const InstrDesc &Desc = IR.getInstruction()->getDesc();
|
|
|
|
Resources->reserveBuffers(Desc.Buffers);
|
|
|
|
|
2018-06-14 09:20:18 +08:00
|
|
|
// If necessary, reserve queue entries in the load-store unit (LSU).
|
2018-08-20 22:41:36 +08:00
|
|
|
bool IsMemOp = Desc.MayLoad || Desc.MayStore;
|
|
|
|
if (IsMemOp)
|
2018-11-30 20:49:30 +08:00
|
|
|
LSU.dispatch(IR);
|
2018-08-20 22:41:36 +08:00
|
|
|
|
|
|
|
if (!isReady(IR)) {
|
2018-08-03 20:55:28 +08:00
|
|
|
LLVM_DEBUG(dbgs() << "[SCHEDULER] Adding #" << IR << " to the WaitSet\n");
|
|
|
|
WaitSet.push_back(IR);
|
2018-08-20 22:41:36 +08:00
|
|
|
return;
|
2018-06-14 09:20:18 +08:00
|
|
|
}
|
2018-03-21 02:20:39 +08:00
|
|
|
|
2018-08-20 22:41:36 +08:00
|
|
|
// Don't add a zero-latency instruction to the Ready queue.
|
|
|
|
// A zero-latency instruction doesn't consume any scheduler resources. That is
|
|
|
|
// because it doesn't need to be executed, and it is often removed at register
|
|
|
|
// renaming stage. For example, register-register moves are often optimized at
|
|
|
|
// register renaming stage by simply updating register aliases. On some
|
|
|
|
// targets, zero-idiom instructions (for example: a xor that clears the value
|
|
|
|
// of a register) are treated specially, and are often eliminated at register
|
|
|
|
// renaming stage.
|
|
|
|
if (!mustIssueImmediately(IR)) {
|
2018-08-03 20:55:28 +08:00
|
|
|
LLVM_DEBUG(dbgs() << "[SCHEDULER] Adding #" << IR << " to the ReadySet\n");
|
|
|
|
ReadySet.push_back(IR);
|
2018-06-14 09:20:18 +08:00
|
|
|
}
|
2018-08-20 22:41:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
bool Scheduler::isReady(const InstRef &IR) const {
|
|
|
|
const InstrDesc &Desc = IR.getInstruction()->getDesc();
|
|
|
|
bool IsMemOp = Desc.MayLoad || Desc.MayStore;
|
2018-11-30 20:49:30 +08:00
|
|
|
return IR.getInstruction()->isReady() && (!IsMemOp || LSU.isReady(IR));
|
2018-03-21 02:20:39 +08:00
|
|
|
}
|
|
|
|
|
2018-03-08 21:05:02 +08:00
|
|
|
} // namespace mca
|
2018-10-30 23:56:08 +08:00
|
|
|
} // namespace llvm
|