2012-12-12 05:25:42 +08:00
|
|
|
//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
/// \file
|
2012-12-20 06:10:31 +08:00
|
|
|
/// \brief This pass lowers the pseudo control flow instructions to real
|
|
|
|
/// machine instructions.
|
2012-12-12 05:25:42 +08:00
|
|
|
///
|
2012-12-20 06:10:31 +08:00
|
|
|
/// All control flow is handled using predicated instructions and
|
2012-12-12 05:25:42 +08:00
|
|
|
/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
|
|
|
|
/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
|
|
|
|
/// by writting to the 64-bit EXEC register (each bit corresponds to a
|
|
|
|
/// single vector ALU). Typically, for predicates, a vector ALU will write
|
|
|
|
/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
|
|
|
|
/// Vector ALU) and then the ScalarALU will AND the VCC register with the
|
|
|
|
/// EXEC to update the predicates.
|
|
|
|
///
|
|
|
|
/// For example:
|
|
|
|
/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
|
2012-12-20 06:10:31 +08:00
|
|
|
/// %SGPR0 = SI_IF %VCC
|
2012-12-12 05:25:42 +08:00
|
|
|
/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
|
2012-12-20 06:10:31 +08:00
|
|
|
/// %SGPR0 = SI_ELSE %SGPR0
|
2012-12-12 05:25:42 +08:00
|
|
|
/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
|
2012-12-20 06:10:31 +08:00
|
|
|
/// SI_END_CF %SGPR0
|
2012-12-12 05:25:42 +08:00
|
|
|
///
|
|
|
|
/// becomes:
|
|
|
|
///
|
|
|
|
/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
|
|
|
|
/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
|
2012-12-20 06:10:31 +08:00
|
|
|
/// S_CBRANCH_EXECZ label0 // This instruction is an optional
|
2012-12-12 05:25:42 +08:00
|
|
|
/// // optimization which allows us to
|
|
|
|
/// // branch if all the bits of
|
|
|
|
/// // EXEC are zero.
|
|
|
|
/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
|
|
|
|
///
|
|
|
|
/// label0:
|
|
|
|
/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
|
|
|
|
/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
|
|
|
|
/// S_BRANCH_EXECZ label1 // Use our branch optimization
|
|
|
|
/// // instruction again.
|
|
|
|
/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
|
|
|
|
/// label1:
|
2012-12-20 06:10:31 +08:00
|
|
|
/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
|
2012-12-12 05:25:42 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "AMDGPU.h"
|
2014-08-05 05:25:23 +08:00
|
|
|
#include "AMDGPUSubtarget.h"
|
2012-12-12 05:25:42 +08:00
|
|
|
#include "SIInstrInfo.h"
|
|
|
|
#include "SIMachineFunctionInfo.h"
|
2016-06-23 07:40:57 +08:00
|
|
|
#include "llvm/CodeGen/LivePhysRegs.h"
|
2014-09-15 23:41:53 +08:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
2012-12-12 05:25:42 +08:00
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2014-02-27 09:47:09 +08:00
|
|
|
#include "llvm/IR/Constants.h"
|
2012-12-12 05:25:42 +08:00
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
#define DEBUG_TYPE "si-lower-control-flow"
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
namespace {
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
class SILowerControlFlow : public MachineFunctionPass {
|
2012-12-12 05:25:42 +08:00
|
|
|
private:
|
2012-12-20 06:10:33 +08:00
|
|
|
static const unsigned SkipThreshold = 12;
|
|
|
|
|
2014-04-30 23:31:33 +08:00
|
|
|
const SIRegisterInfo *TRI;
|
2014-02-11 00:58:30 +08:00
|
|
|
const SIInstrInfo *TII;
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2013-01-19 05:15:50 +08:00
|
|
|
bool shouldSkip(MachineBasicBlock *From, MachineBasicBlock *To);
|
|
|
|
|
|
|
|
void Skip(MachineInstr &From, MachineOperand &To);
|
|
|
|
void SkipIfDead(MachineInstr &MI);
|
2012-12-20 06:10:33 +08:00
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
void If(MachineInstr &MI);
|
2016-03-22 04:28:33 +08:00
|
|
|
void Else(MachineInstr &MI, bool ExecModified);
|
2012-12-20 06:10:31 +08:00
|
|
|
void Break(MachineInstr &MI);
|
|
|
|
void IfBreak(MachineInstr &MI);
|
|
|
|
void ElseBreak(MachineInstr &MI);
|
|
|
|
void Loop(MachineInstr &MI);
|
|
|
|
void EndCf(MachineInstr &MI);
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2013-01-19 05:15:50 +08:00
|
|
|
void Kill(MachineInstr &MI);
|
2012-12-20 06:10:33 +08:00
|
|
|
void Branch(MachineInstr &MI);
|
|
|
|
|
2016-06-23 07:40:57 +08:00
|
|
|
void splitBlockLiveIns(const MachineBasicBlock &MBB,
|
|
|
|
const MachineInstr &MI,
|
|
|
|
MachineBasicBlock &LoopBB,
|
|
|
|
MachineBasicBlock &RemainderBB,
|
|
|
|
unsigned SaveReg,
|
2016-06-28 03:57:44 +08:00
|
|
|
const MachineOperand &IdxReg);
|
2016-06-23 07:40:57 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
void emitLoadM0FromVGPRLoop(MachineBasicBlock &LoopBB, DebugLoc DL,
|
2016-06-28 03:57:44 +08:00
|
|
|
MachineInstr *MovRel,
|
|
|
|
const MachineOperand &IdxReg,
|
|
|
|
int Offset);
|
2016-06-23 04:15:28 +08:00
|
|
|
|
|
|
|
bool loadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset = 0);
|
2016-06-28 09:09:00 +08:00
|
|
|
std::pair<unsigned, int> computeIndirectRegAndOffset(unsigned VecReg,
|
|
|
|
int Offset) const;
|
2016-06-23 04:15:28 +08:00
|
|
|
bool indirectSrc(MachineInstr &MI);
|
|
|
|
bool indirectDst(MachineInstr &MI);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2012-12-12 05:25:42 +08:00
|
|
|
public:
|
2016-02-12 10:16:10 +08:00
|
|
|
static char ID;
|
|
|
|
|
|
|
|
SILowerControlFlow() :
|
2014-04-25 13:30:21 +08:00
|
|
|
MachineFunctionPass(ID), TRI(nullptr), TII(nullptr) { }
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2014-04-29 15:57:24 +08:00
|
|
|
bool runOnMachineFunction(MachineFunction &MF) override;
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2014-04-29 15:57:24 +08:00
|
|
|
const char *getPassName() const override {
|
2016-02-12 10:16:10 +08:00
|
|
|
return "SI Lower control flow pseudo instructions";
|
2012-12-12 05:25:42 +08:00
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
} // End anonymous namespace
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
char SILowerControlFlow::ID = 0;
|
|
|
|
|
|
|
|
INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
|
|
|
|
"SI lower control flow", false, false)
|
|
|
|
|
|
|
|
char &llvm::SILowerControlFlowPassID = SILowerControlFlow::ID;
|
|
|
|
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
FunctionPass *llvm::createSILowerControlFlowPass() {
|
|
|
|
return new SILowerControlFlow();
|
2012-12-12 05:25:42 +08:00
|
|
|
}
|
|
|
|
|
2016-04-30 05:52:13 +08:00
|
|
|
static bool opcodeEmitsNoInsts(unsigned Opc) {
|
|
|
|
switch (Opc) {
|
|
|
|
case TargetOpcode::IMPLICIT_DEF:
|
|
|
|
case TargetOpcode::KILL:
|
|
|
|
case TargetOpcode::BUNDLE:
|
|
|
|
case TargetOpcode::CFI_INSTRUCTION:
|
|
|
|
case TargetOpcode::EH_LABEL:
|
|
|
|
case TargetOpcode::GC_LABEL:
|
|
|
|
case TargetOpcode::DBG_VALUE:
|
|
|
|
return true;
|
|
|
|
default:
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
bool SILowerControlFlow::shouldSkip(MachineBasicBlock *From,
|
|
|
|
MachineBasicBlock *To) {
|
2013-01-19 05:15:50 +08:00
|
|
|
|
2012-12-20 06:10:33 +08:00
|
|
|
unsigned NumInstr = 0;
|
2016-04-30 05:52:13 +08:00
|
|
|
MachineFunction *MF = From->getParent();
|
2012-12-20 06:10:33 +08:00
|
|
|
|
2016-04-30 05:52:13 +08:00
|
|
|
for (MachineFunction::iterator MBBI(From), ToI(To), End = MF->end();
|
|
|
|
MBBI != End && MBBI != ToI; ++MBBI) {
|
2016-03-22 02:56:58 +08:00
|
|
|
MachineBasicBlock &MBB = *MBBI;
|
|
|
|
|
|
|
|
for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
|
2012-12-20 06:10:33 +08:00
|
|
|
NumInstr < SkipThreshold && I != E; ++I) {
|
2016-04-30 05:52:13 +08:00
|
|
|
if (opcodeEmitsNoInsts(I->getOpcode()))
|
|
|
|
continue;
|
2012-12-20 06:10:33 +08:00
|
|
|
|
2016-04-30 05:52:13 +08:00
|
|
|
// When a uniform loop is inside non-uniform control flow, the branch
|
|
|
|
// leaving the loop might be an S_CBRANCH_VCCNZ, which is never taken
|
|
|
|
// when EXEC = 0. We should skip the loop lest it becomes infinite.
|
2016-05-20 02:20:25 +08:00
|
|
|
if (I->getOpcode() == AMDGPU::S_CBRANCH_VCCNZ ||
|
|
|
|
I->getOpcode() == AMDGPU::S_CBRANCH_VCCZ)
|
2016-04-30 05:52:13 +08:00
|
|
|
return true;
|
2016-03-17 04:14:33 +08:00
|
|
|
|
2016-04-30 05:52:13 +08:00
|
|
|
if (++NumInstr >= SkipThreshold)
|
|
|
|
return true;
|
2012-12-20 06:10:33 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2013-01-19 05:15:50 +08:00
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::Skip(MachineInstr &From, MachineOperand &To) {
|
2013-01-19 05:15:50 +08:00
|
|
|
|
|
|
|
if (!shouldSkip(*From.getParent()->succ_begin(), To.getMBB()))
|
2012-12-20 06:10:33 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
DebugLoc DL = From.getDebugLoc();
|
|
|
|
BuildMI(*From.getParent(), &From, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
|
2015-08-06 00:42:57 +08:00
|
|
|
.addOperand(To);
|
2012-12-20 06:10:33 +08:00
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::SkipIfDead(MachineInstr &MI) {
|
2013-01-19 05:15:50 +08:00
|
|
|
|
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
2016-04-07 03:40:20 +08:00
|
|
|
if (MBB.getParent()->getFunction()->getCallingConv() != CallingConv::AMDGPU_PS ||
|
2014-02-27 09:47:02 +08:00
|
|
|
!shouldSkip(&MBB, &MBB.getParent()->back()))
|
2013-01-19 05:15:50 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
MachineBasicBlock::iterator Insert = &MI;
|
|
|
|
++Insert;
|
|
|
|
|
|
|
|
// If the exec mask is non-zero, skip the next two instructions
|
|
|
|
BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
|
2015-08-06 00:42:57 +08:00
|
|
|
.addImm(3);
|
2013-01-19 05:15:50 +08:00
|
|
|
|
|
|
|
// Exec mask is zero: Export to NULL target...
|
|
|
|
BuildMI(MBB, Insert, DL, TII->get(AMDGPU::EXP))
|
|
|
|
.addImm(0)
|
|
|
|
.addImm(0x09) // V_008DFC_SQ_EXP_NULL
|
|
|
|
.addImm(0)
|
|
|
|
.addImm(1)
|
|
|
|
.addImm(1)
|
2013-02-16 19:28:22 +08:00
|
|
|
.addReg(AMDGPU::VGPR0)
|
|
|
|
.addReg(AMDGPU::VGPR0)
|
|
|
|
.addReg(AMDGPU::VGPR0)
|
|
|
|
.addReg(AMDGPU::VGPR0);
|
2013-01-19 05:15:50 +08:00
|
|
|
|
|
|
|
// ... and terminate wavefront
|
|
|
|
BuildMI(MBB, Insert, DL, TII->get(AMDGPU::S_ENDPGM));
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::If(MachineInstr &MI) {
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Reg = MI.getOperand(0).getReg();
|
|
|
|
unsigned Vcc = MI.getOperand(1).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), Reg)
|
|
|
|
.addReg(Vcc);
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), Reg)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Reg);
|
|
|
|
|
2012-12-20 06:10:33 +08:00
|
|
|
Skip(MI, MI.getOperand(2));
|
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Insert a pseudo terminator to help keep the verifier happy.
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::SI_MASK_BRANCH), Reg)
|
|
|
|
.addOperand(MI.getOperand(2));
|
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-03-22 04:28:33 +08:00
|
|
|
void SILowerControlFlow::Else(MachineInstr &MI, bool ExecModified) {
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Src = MI.getOperand(1).getReg();
|
|
|
|
|
2013-03-26 22:03:44 +08:00
|
|
|
BuildMI(MBB, MBB.getFirstNonPHI(), DL,
|
|
|
|
TII->get(AMDGPU::S_OR_SAVEEXEC_B64), Dst)
|
2012-12-20 06:10:31 +08:00
|
|
|
.addReg(Src); // Saved EXEC
|
|
|
|
|
2016-03-22 04:28:33 +08:00
|
|
|
if (ExecModified) {
|
|
|
|
// Adjust the saved exec to account for the modifications during the flow
|
|
|
|
// block that contains the ELSE. This can happen when WQM mode is switched
|
|
|
|
// off.
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64), Dst)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Dst);
|
|
|
|
}
|
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Dst);
|
|
|
|
|
2012-12-20 06:10:33 +08:00
|
|
|
Skip(MI, MI.getOperand(2));
|
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Insert a pseudo terminator to help keep the verifier happy.
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::SI_MASK_BRANCH), Dst)
|
|
|
|
.addOperand(MI.getOperand(2));
|
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::Break(MachineInstr &MI) {
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Src = MI.getOperand(1).getReg();
|
2016-02-12 10:16:07 +08:00
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::IfBreak(MachineInstr &MI) {
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Vcc = MI.getOperand(1).getReg();
|
|
|
|
unsigned Src = MI.getOperand(2).getReg();
|
2016-02-12 10:16:07 +08:00
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
|
|
|
|
.addReg(Vcc)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::ElseBreak(MachineInstr &MI) {
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
|
|
|
unsigned Saved = MI.getOperand(1).getReg();
|
|
|
|
unsigned Src = MI.getOperand(2).getReg();
|
2016-02-12 10:16:07 +08:00
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
|
|
|
|
.addReg(Saved)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::Loop(MachineInstr &MI) {
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Src = MI.getOperand(0).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Src);
|
|
|
|
|
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
|
2015-08-06 00:42:57 +08:00
|
|
|
.addOperand(MI.getOperand(1));
|
2012-12-20 06:10:31 +08:00
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::EndCf(MachineInstr &MI) {
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
unsigned Reg = MI.getOperand(0).getReg();
|
|
|
|
|
|
|
|
BuildMI(MBB, MBB.getFirstNonPHI(), DL,
|
|
|
|
TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(Reg);
|
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::Branch(MachineInstr &MI) {
|
2016-06-23 04:15:28 +08:00
|
|
|
MachineBasicBlock *MBB = MI.getOperand(0).getMBB();
|
|
|
|
if (MBB == MI.getParent()->getNextNode())
|
2014-02-12 05:12:38 +08:00
|
|
|
MI.eraseFromParent();
|
|
|
|
|
|
|
|
// If these aren't equal, this is probably an infinite loop.
|
2012-12-20 06:10:33 +08:00
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
void SILowerControlFlow::Kill(MachineInstr &MI) {
|
2013-01-19 05:15:50 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
2014-02-27 09:47:09 +08:00
|
|
|
const MachineOperand &Op = MI.getOperand(0);
|
2013-01-19 05:15:50 +08:00
|
|
|
|
2014-07-13 11:06:39 +08:00
|
|
|
#ifndef NDEBUG
|
2016-04-07 03:40:20 +08:00
|
|
|
CallingConv::ID CallConv = MBB.getParent()->getFunction()->getCallingConv();
|
2014-07-13 11:06:39 +08:00
|
|
|
// Kill is only allowed in pixel / geometry shaders.
|
2016-04-07 03:40:20 +08:00
|
|
|
assert(CallConv == CallingConv::AMDGPU_PS ||
|
|
|
|
CallConv == CallingConv::AMDGPU_GS);
|
2014-07-13 11:06:39 +08:00
|
|
|
#endif
|
2013-01-19 05:15:50 +08:00
|
|
|
|
2014-02-27 09:47:09 +08:00
|
|
|
// Clear this thread from the exec mask if the operand is negative
|
2015-01-14 06:59:41 +08:00
|
|
|
if ((Op.isImm())) {
|
2014-02-27 09:47:09 +08:00
|
|
|
// Constant operand: Set exec mask to 0 or do nothing
|
2015-01-14 06:59:41 +08:00
|
|
|
if (Op.getImm() & 0x80000000) {
|
2014-02-27 09:47:09 +08:00
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
|
|
|
|
.addImm(0);
|
|
|
|
}
|
|
|
|
} else {
|
2015-08-08 08:41:48 +08:00
|
|
|
BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMPX_LE_F32_e32))
|
2014-02-27 09:47:09 +08:00
|
|
|
.addImm(0)
|
|
|
|
.addOperand(Op);
|
|
|
|
}
|
2013-01-19 05:15:50 +08:00
|
|
|
|
|
|
|
MI.eraseFromParent();
|
|
|
|
}
|
|
|
|
|
2016-06-23 07:40:57 +08:00
|
|
|
// All currently live registers must remain so in the remainder block.
|
|
|
|
void SILowerControlFlow::splitBlockLiveIns(const MachineBasicBlock &MBB,
|
|
|
|
const MachineInstr &MI,
|
|
|
|
MachineBasicBlock &LoopBB,
|
|
|
|
MachineBasicBlock &RemainderBB,
|
|
|
|
unsigned SaveReg,
|
2016-06-28 03:57:44 +08:00
|
|
|
const MachineOperand &IdxReg) {
|
2016-06-23 07:40:57 +08:00
|
|
|
LivePhysRegs RemainderLiveRegs(TRI);
|
|
|
|
|
|
|
|
RemainderLiveRegs.addLiveOuts(MBB);
|
|
|
|
for (MachineBasicBlock::const_reverse_iterator I = MBB.rbegin(), E(&MI);
|
|
|
|
I != E; ++I) {
|
|
|
|
RemainderLiveRegs.stepBackward(*I);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Add reg defined in loop body.
|
|
|
|
RemainderLiveRegs.addReg(SaveReg);
|
|
|
|
|
|
|
|
if (const MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val)) {
|
2016-06-28 03:57:44 +08:00
|
|
|
if (!Val->isUndef()) {
|
|
|
|
RemainderLiveRegs.addReg(Val->getReg());
|
|
|
|
LoopBB.addLiveIn(Val->getReg());
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
|
|
|
|
for (unsigned Reg : RemainderLiveRegs) {
|
|
|
|
if (MRI.isAllocatable(Reg))
|
|
|
|
RemainderBB.addLiveIn(Reg);
|
2016-06-23 07:40:57 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2016-06-28 03:57:44 +08:00
|
|
|
const MachineOperand *Src = TII->getNamedOperand(MI, AMDGPU::OpName::src);
|
|
|
|
if (!Src->isUndef())
|
|
|
|
LoopBB.addLiveIn(Src->getReg());
|
|
|
|
|
|
|
|
if (!IdxReg.isUndef())
|
|
|
|
LoopBB.addLiveIn(IdxReg.getReg());
|
2016-06-23 07:40:57 +08:00
|
|
|
LoopBB.sortUniqueLiveIns();
|
|
|
|
}
|
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
void SILowerControlFlow::emitLoadM0FromVGPRLoop(MachineBasicBlock &LoopBB,
|
|
|
|
DebugLoc DL,
|
|
|
|
MachineInstr *MovRel,
|
2016-06-28 03:57:44 +08:00
|
|
|
const MachineOperand &IdxReg,
|
2016-06-23 04:15:28 +08:00
|
|
|
int Offset) {
|
|
|
|
MachineBasicBlock::iterator I = LoopBB.begin();
|
|
|
|
|
|
|
|
// Read the next variant into VCC (lower 32 bits) <- also loop target
|
|
|
|
BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), AMDGPU::VCC_LO)
|
2016-06-28 03:57:44 +08:00
|
|
|
.addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
|
2016-06-23 04:15:28 +08:00
|
|
|
|
|
|
|
// Move index from VCC into M0
|
|
|
|
BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
|
|
|
|
.addReg(AMDGPU::VCC_LO);
|
|
|
|
|
|
|
|
// Compare the just read M0 value to all possible Idx values
|
|
|
|
BuildMI(LoopBB, I, DL, TII->get(AMDGPU::V_CMP_EQ_U32_e32))
|
|
|
|
.addReg(AMDGPU::M0)
|
2016-06-28 03:57:44 +08:00
|
|
|
.addReg(IdxReg.getReg(), getUndefRegState(IdxReg.isUndef()));
|
2016-06-23 04:15:28 +08:00
|
|
|
|
|
|
|
// Update EXEC, save the original EXEC value to VCC
|
|
|
|
BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_AND_SAVEEXEC_B64), AMDGPU::VCC)
|
|
|
|
.addReg(AMDGPU::VCC);
|
|
|
|
|
|
|
|
if (Offset) {
|
|
|
|
BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
|
|
|
|
.addReg(AMDGPU::M0)
|
|
|
|
.addImm(Offset);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Do the actual move
|
|
|
|
LoopBB.insert(I, MovRel);
|
|
|
|
|
|
|
|
// Update EXEC, switch all done bits to 0 and all todo bits to 1
|
|
|
|
BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_XOR_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::EXEC)
|
|
|
|
.addReg(AMDGPU::VCC);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Loop back to V_READFIRSTLANE_B32 if there are still variants to cover
|
|
|
|
BuildMI(LoopBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
|
|
|
|
.addMBB(&LoopBB);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Returns true if a new block was inserted.
|
|
|
|
bool SILowerControlFlow::loadM0(MachineInstr &MI, MachineInstr *MovRel, int Offset) {
|
2013-03-18 19:34:16 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
2016-06-23 07:40:57 +08:00
|
|
|
MachineBasicBlock::iterator I(&MI);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-28 03:57:44 +08:00
|
|
|
const MachineOperand *Idx = TII->getNamedOperand(MI, AMDGPU::OpName::idx);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-28 03:57:44 +08:00
|
|
|
if (AMDGPU::SReg_32RegClass.contains(Idx->getReg())) {
|
2015-04-24 04:32:01 +08:00
|
|
|
if (Offset) {
|
2016-06-23 04:15:28 +08:00
|
|
|
BuildMI(MBB, I, DL, TII->get(AMDGPU::S_ADD_I32), AMDGPU::M0)
|
2016-06-28 03:57:44 +08:00
|
|
|
.addReg(Idx->getReg(), getUndefRegState(Idx->isUndef()))
|
2016-06-23 04:15:28 +08:00
|
|
|
.addImm(Offset);
|
2015-04-24 04:32:01 +08:00
|
|
|
} else {
|
2016-06-23 04:15:28 +08:00
|
|
|
BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B32), AMDGPU::M0)
|
2016-06-28 03:57:44 +08:00
|
|
|
.addReg(Idx->getReg(), getUndefRegState(Idx->isUndef()));
|
2015-04-24 04:32:01 +08:00
|
|
|
}
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
MBB.insert(I, MovRel);
|
|
|
|
MI.eraseFromParent();
|
|
|
|
return false;
|
|
|
|
}
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
MachineFunction &MF = *MBB.getParent();
|
2016-06-23 07:40:57 +08:00
|
|
|
MachineOperand *SaveOp = TII->getNamedOperand(MI, AMDGPU::OpName::sdst);
|
|
|
|
SaveOp->setIsDead(false);
|
|
|
|
unsigned Save = SaveOp->getReg();
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Reading from a VGPR requires looping over all workitems in the wavefront.
|
|
|
|
assert(AMDGPU::SReg_64RegClass.contains(Save) &&
|
2016-06-28 03:57:44 +08:00
|
|
|
AMDGPU::VGPR_32RegClass.contains(Idx->getReg()));
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Save the EXEC mask
|
2016-06-23 07:40:57 +08:00
|
|
|
BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64), Save)
|
2016-06-23 04:15:28 +08:00
|
|
|
.addReg(AMDGPU::EXEC);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// To insert the loop we need to split the block. Move everything after this
|
|
|
|
// point to a new block, and insert a new empty block between the two.
|
|
|
|
MachineBasicBlock *LoopBB = MF.CreateMachineBasicBlock();
|
|
|
|
MachineBasicBlock *RemainderBB = MF.CreateMachineBasicBlock();
|
|
|
|
MachineFunction::iterator MBBI(MBB);
|
|
|
|
++MBBI;
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
MF.insert(MBBI, LoopBB);
|
|
|
|
MF.insert(MBBI, RemainderBB);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
LoopBB->addSuccessor(LoopBB);
|
|
|
|
LoopBB->addSuccessor(RemainderBB);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-28 03:57:44 +08:00
|
|
|
splitBlockLiveIns(MBB, MI, *LoopBB, *RemainderBB, Save, *Idx);
|
2016-06-23 07:40:57 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Move the rest of the block into a new block.
|
|
|
|
RemainderBB->transferSuccessors(&MBB);
|
|
|
|
RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end());
|
2016-07-01 04:49:28 +08:00
|
|
|
MBB.addSuccessor(LoopBB);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-28 03:57:44 +08:00
|
|
|
emitLoadM0FromVGPRLoop(*LoopBB, DL, MovRel, *Idx, Offset);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
MachineBasicBlock::iterator First = RemainderBB->begin();
|
|
|
|
BuildMI(*RemainderBB, First, DL, TII->get(AMDGPU::S_MOV_B64), AMDGPU::EXEC)
|
|
|
|
.addReg(Save);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
|
|
|
MI.eraseFromParent();
|
2016-06-23 04:15:28 +08:00
|
|
|
return true;
|
2013-03-18 19:34:16 +08:00
|
|
|
}
|
|
|
|
|
2015-04-24 04:32:01 +08:00
|
|
|
/// \param @VecReg The register which holds element zero of the vector
|
|
|
|
/// being addressed into.
|
|
|
|
/// \param[out] @Reg The base register to use in the indirect addressing instruction.
|
|
|
|
/// \param[in,out] @Offset As an input, this is the constant offset part of the
|
|
|
|
// indirect Index. e.g. v0 = v[VecReg + Offset]
|
|
|
|
// As an output, this is a constant value that needs
|
|
|
|
// to be added to the value stored in M0.
|
2016-06-28 09:09:00 +08:00
|
|
|
std::pair<unsigned, int>
|
|
|
|
SILowerControlFlow::computeIndirectRegAndOffset(unsigned VecReg,
|
|
|
|
int Offset) const {
|
2015-04-24 04:32:01 +08:00
|
|
|
unsigned SubReg = TRI->getSubReg(VecReg, AMDGPU::sub0);
|
|
|
|
if (!SubReg)
|
|
|
|
SubReg = VecReg;
|
|
|
|
|
2016-06-28 09:09:00 +08:00
|
|
|
const TargetRegisterClass *SuperRC = TRI->getPhysRegClass(VecReg);
|
2015-04-24 04:32:01 +08:00
|
|
|
const TargetRegisterClass *RC = TRI->getPhysRegClass(SubReg);
|
2016-06-28 09:09:00 +08:00
|
|
|
int NumElts = SuperRC->getSize() / RC->getSize();
|
2015-04-24 04:32:01 +08:00
|
|
|
|
2016-06-28 09:09:00 +08:00
|
|
|
int BaseRegIdx = TRI->getHWRegIndex(SubReg);
|
|
|
|
|
|
|
|
// Skip out of bounds offsets, or else we would end up using an undefined
|
|
|
|
// register.
|
|
|
|
if (Offset >= NumElts)
|
|
|
|
return std::make_pair(RC->getRegister(BaseRegIdx), Offset);
|
|
|
|
|
|
|
|
int RegIdx = BaseRegIdx + Offset;
|
2015-04-24 04:32:01 +08:00
|
|
|
if (RegIdx < 0) {
|
|
|
|
Offset = RegIdx;
|
|
|
|
RegIdx = 0;
|
|
|
|
} else {
|
|
|
|
Offset = 0;
|
|
|
|
}
|
|
|
|
|
2016-06-28 09:09:00 +08:00
|
|
|
unsigned Reg = RC->getRegister(RegIdx);
|
|
|
|
return std::make_pair(Reg, Offset);
|
2015-04-24 04:32:01 +08:00
|
|
|
}
|
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Return true if a new block was inserted.
|
|
|
|
bool SILowerControlFlow::indirectSrc(MachineInstr &MI) {
|
2013-03-18 19:34:16 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
2016-06-28 03:57:44 +08:00
|
|
|
const MachineOperand *SrcVec = TII->getNamedOperand(MI, AMDGPU::OpName::src);
|
2016-06-23 07:40:57 +08:00
|
|
|
int Off = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
|
2015-04-24 04:32:01 +08:00
|
|
|
unsigned Reg;
|
|
|
|
|
2016-06-28 09:09:00 +08:00
|
|
|
std::tie(Reg, Off) = computeIndirectRegAndOffset(SrcVec->getReg(), Off);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2013-11-14 07:36:50 +08:00
|
|
|
MachineInstr *MovRel =
|
2013-03-18 19:34:16 +08:00
|
|
|
BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELS_B32_e32), Dst)
|
2016-06-28 03:57:44 +08:00
|
|
|
.addReg(Reg, getUndefRegState(SrcVec->isUndef()))
|
|
|
|
.addReg(SrcVec->getReg(), RegState::Implicit);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
return loadM0(MI, MovRel, Off);
|
2013-03-18 19:34:16 +08:00
|
|
|
}
|
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
// Return true if a new block was inserted.
|
|
|
|
bool SILowerControlFlow::indirectDst(MachineInstr &MI) {
|
2013-03-18 19:34:16 +08:00
|
|
|
MachineBasicBlock &MBB = *MI.getParent();
|
|
|
|
DebugLoc DL = MI.getDebugLoc();
|
|
|
|
|
|
|
|
unsigned Dst = MI.getOperand(0).getReg();
|
2016-06-23 07:40:57 +08:00
|
|
|
int Off = TII->getNamedOperand(MI, AMDGPU::OpName::offset)->getImm();
|
2016-06-28 03:57:44 +08:00
|
|
|
MachineOperand *Val = TII->getNamedOperand(MI, AMDGPU::OpName::val);
|
2015-04-24 04:32:01 +08:00
|
|
|
unsigned Reg;
|
|
|
|
|
2016-06-28 09:09:00 +08:00
|
|
|
std::tie(Reg, Off) = computeIndirectRegAndOffset(Dst, Off);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-02-12 10:16:07 +08:00
|
|
|
MachineInstr *MovRel =
|
2013-03-18 19:34:16 +08:00
|
|
|
BuildMI(*MBB.getParent(), DL, TII->get(AMDGPU::V_MOVRELD_B32_e32))
|
2016-06-23 07:40:57 +08:00
|
|
|
.addReg(Reg, RegState::Define)
|
2016-06-28 03:57:44 +08:00
|
|
|
.addReg(Val->getReg(), getUndefRegState(Val->isUndef()))
|
2016-06-23 07:40:57 +08:00
|
|
|
.addReg(Dst, RegState::Implicit);
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
return loadM0(MI, MovRel, Off);
|
2013-03-18 19:34:16 +08:00
|
|
|
}
|
|
|
|
|
2016-02-12 10:16:10 +08:00
|
|
|
bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
|
2016-06-24 14:30:11 +08:00
|
|
|
const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
|
|
|
|
TII = ST.getInstrInfo();
|
|
|
|
TRI = &TII->getRegisterInfo();
|
|
|
|
|
2013-09-06 02:37:52 +08:00
|
|
|
SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
|
2013-01-19 05:15:50 +08:00
|
|
|
|
|
|
|
bool HaveKill = false;
|
2014-09-15 23:41:53 +08:00
|
|
|
bool NeedFlat = false;
|
2013-01-19 05:15:50 +08:00
|
|
|
unsigned Depth = 0;
|
2012-12-12 05:25:42 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
MachineFunction::iterator NextBB;
|
2012-12-20 06:10:31 +08:00
|
|
|
|
2016-06-23 04:15:28 +08:00
|
|
|
for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
|
|
|
|
BI != BE; BI = NextBB) {
|
|
|
|
NextBB = std::next(BI);
|
2012-12-20 06:10:31 +08:00
|
|
|
MachineBasicBlock &MBB = *BI;
|
2016-06-23 04:15:28 +08:00
|
|
|
|
|
|
|
MachineBasicBlock *EmptyMBBAtEnd = nullptr;
|
2014-03-28 21:52:56 +08:00
|
|
|
MachineBasicBlock::iterator I, Next;
|
2016-03-22 04:28:33 +08:00
|
|
|
bool ExecModified = false;
|
|
|
|
|
2014-03-28 21:52:56 +08:00
|
|
|
for (I = MBB.begin(); I != MBB.end(); I = Next) {
|
2014-03-02 20:27:27 +08:00
|
|
|
Next = std::next(I);
|
2014-03-28 21:52:56 +08:00
|
|
|
|
2012-12-12 05:25:42 +08:00
|
|
|
MachineInstr &MI = *I;
|
2014-02-11 00:58:30 +08:00
|
|
|
|
2014-09-15 23:41:53 +08:00
|
|
|
// Flat uses m0 in case it needs to access LDS.
|
2015-10-20 12:35:43 +08:00
|
|
|
if (TII->isFLAT(MI))
|
2014-09-15 23:41:53 +08:00
|
|
|
NeedFlat = true;
|
|
|
|
|
2016-07-08 08:55:39 +08:00
|
|
|
if (I->definesRegister(AMDGPU::EXEC, TRI))
|
|
|
|
ExecModified = true;
|
2016-03-22 04:28:33 +08:00
|
|
|
|
2012-12-12 05:25:42 +08:00
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
default: break;
|
2012-12-20 06:10:31 +08:00
|
|
|
case AMDGPU::SI_IF:
|
2013-01-19 05:15:50 +08:00
|
|
|
++Depth;
|
2012-12-20 06:10:31 +08:00
|
|
|
If(MI);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_ELSE:
|
2016-03-22 04:28:33 +08:00
|
|
|
Else(MI, ExecModified);
|
2012-12-20 06:10:31 +08:00
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_BREAK:
|
|
|
|
Break(MI);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_IF_BREAK:
|
|
|
|
IfBreak(MI);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case AMDGPU::SI_ELSE_BREAK:
|
|
|
|
ElseBreak(MI);
|
2012-12-12 05:25:42 +08:00
|
|
|
break;
|
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
case AMDGPU::SI_LOOP:
|
2013-01-19 05:15:50 +08:00
|
|
|
++Depth;
|
2012-12-20 06:10:31 +08:00
|
|
|
Loop(MI);
|
2012-12-12 05:25:42 +08:00
|
|
|
break;
|
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
case AMDGPU::SI_END_CF:
|
2013-01-19 05:15:50 +08:00
|
|
|
if (--Depth == 0 && HaveKill) {
|
|
|
|
SkipIfDead(MI);
|
|
|
|
HaveKill = false;
|
|
|
|
}
|
2012-12-20 06:10:31 +08:00
|
|
|
EndCf(MI);
|
2012-12-12 05:25:42 +08:00
|
|
|
break;
|
2012-12-20 06:10:33 +08:00
|
|
|
|
2013-01-19 05:15:50 +08:00
|
|
|
case AMDGPU::SI_KILL:
|
|
|
|
if (Depth == 0)
|
|
|
|
SkipIfDead(MI);
|
|
|
|
else
|
|
|
|
HaveKill = true;
|
|
|
|
Kill(MI);
|
|
|
|
break;
|
|
|
|
|
2012-12-20 06:10:33 +08:00
|
|
|
case AMDGPU::S_BRANCH:
|
|
|
|
Branch(MI);
|
|
|
|
break;
|
2013-03-18 19:34:16 +08:00
|
|
|
|
2015-10-07 08:42:51 +08:00
|
|
|
case AMDGPU::SI_INDIRECT_SRC_V1:
|
|
|
|
case AMDGPU::SI_INDIRECT_SRC_V2:
|
|
|
|
case AMDGPU::SI_INDIRECT_SRC_V4:
|
|
|
|
case AMDGPU::SI_INDIRECT_SRC_V8:
|
|
|
|
case AMDGPU::SI_INDIRECT_SRC_V16:
|
2016-06-23 04:15:28 +08:00
|
|
|
if (indirectSrc(MI)) {
|
|
|
|
// The block was split at this point. We can safely skip the middle
|
|
|
|
// inserted block to the following which contains the rest of this
|
|
|
|
// block's instructions.
|
|
|
|
NextBB = std::next(BI);
|
|
|
|
BE = MF.end();
|
|
|
|
Next = MBB.end();
|
|
|
|
}
|
|
|
|
|
2013-03-18 19:34:16 +08:00
|
|
|
break;
|
|
|
|
|
2013-11-14 07:36:50 +08:00
|
|
|
case AMDGPU::SI_INDIRECT_DST_V1:
|
2013-03-18 19:34:16 +08:00
|
|
|
case AMDGPU::SI_INDIRECT_DST_V2:
|
|
|
|
case AMDGPU::SI_INDIRECT_DST_V4:
|
|
|
|
case AMDGPU::SI_INDIRECT_DST_V8:
|
|
|
|
case AMDGPU::SI_INDIRECT_DST_V16:
|
2016-06-23 04:15:28 +08:00
|
|
|
if (indirectDst(MI)) {
|
|
|
|
// The block was split at this point. We can safely skip the middle
|
|
|
|
// inserted block to the following which contains the rest of this
|
|
|
|
// block's instructions.
|
|
|
|
NextBB = std::next(BI);
|
|
|
|
BE = MF.end();
|
|
|
|
Next = MBB.end();
|
|
|
|
}
|
|
|
|
|
2013-03-18 19:34:16 +08:00
|
|
|
break;
|
2016-03-14 23:57:14 +08:00
|
|
|
|
2016-07-06 16:35:17 +08:00
|
|
|
case AMDGPU::SI_RETURN: {
|
|
|
|
assert(!MF.getInfo<SIMachineFunctionInfo>()->returnsVoid());
|
2016-03-14 23:57:14 +08:00
|
|
|
|
|
|
|
// Graphics shaders returning non-void shouldn't contain S_ENDPGM,
|
|
|
|
// because external bytecode will be appended at the end.
|
|
|
|
if (BI != --MF.end() || I != MBB.getFirstTerminator()) {
|
2016-07-06 16:35:17 +08:00
|
|
|
// SI_RETURN is not the last instruction. Add an empty block at
|
2016-03-14 23:57:14 +08:00
|
|
|
// the end and jump there.
|
|
|
|
if (!EmptyMBBAtEnd) {
|
|
|
|
EmptyMBBAtEnd = MF.CreateMachineBasicBlock();
|
|
|
|
MF.insert(MF.end(), EmptyMBBAtEnd);
|
|
|
|
}
|
|
|
|
|
|
|
|
MBB.addSuccessor(EmptyMBBAtEnd);
|
|
|
|
BuildMI(*BI, I, MI.getDebugLoc(), TII->get(AMDGPU::S_BRANCH))
|
|
|
|
.addMBB(EmptyMBBAtEnd);
|
2016-07-06 16:35:17 +08:00
|
|
|
I->eraseFromParent();
|
2016-03-14 23:57:14 +08:00
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
2012-12-12 05:25:42 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-09-15 23:41:53 +08:00
|
|
|
if (NeedFlat && MFI->IsKernel) {
|
|
|
|
// TODO: What to use with function calls?
|
2016-02-12 14:31:30 +08:00
|
|
|
// We will need to Initialize the flat scratch register pair.
|
|
|
|
if (NeedFlat)
|
|
|
|
MFI->setHasFlatInstructions(true);
|
2014-09-15 23:41:53 +08:00
|
|
|
}
|
|
|
|
|
2012-12-20 06:10:31 +08:00
|
|
|
return true;
|
2012-12-12 05:25:42 +08:00
|
|
|
}
|