2017-10-08 20:52:54 +08:00
|
|
|
//=- X86SchedSkylake.td - X86 Skylake Server Scheduling ------*- tablegen -*-=//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file defines the machine model for Skylake Server to support
|
|
|
|
// instruction scheduling and other instruction cost heuristics.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
def SkylakeServerModel : SchedMachineModel {
|
|
|
|
// All x86 instructions are modeled as a single micro-op, and SKylake can
|
|
|
|
// decode 6 instructions per cycle.
|
|
|
|
let IssueWidth = 6;
|
|
|
|
let MicroOpBufferSize = 224; // Based on the reorder buffer.
|
|
|
|
let LoadLatency = 5;
|
|
|
|
let MispredictPenalty = 14;
|
2018-03-26 01:25:37 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Based on the LSD (loop-stream detector) queue size and benchmarking data.
|
|
|
|
let LoopMicroOpBufferSize = 50;
|
|
|
|
|
|
|
|
// This flag is set to allow the scheduler to assign a default model to
|
|
|
|
// unrecognized opcodes.
|
|
|
|
let CompleteModel = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
let SchedModel = SkylakeServerModel in {
|
|
|
|
|
|
|
|
// Skylake Server can issue micro-ops to 8 different ports in one cycle.
|
|
|
|
|
|
|
|
// Ports 0, 1, 5, and 6 handle all computation.
|
|
|
|
// Port 4 gets the data half of stores. Store data can be available later than
|
|
|
|
// the store address, but since we don't model the latency of stores, we can
|
|
|
|
// ignore that.
|
|
|
|
// Ports 2 and 3 are identical. They handle loads and the address half of
|
|
|
|
// stores. Port 7 can handle address calculations.
|
|
|
|
def SKXPort0 : ProcResource<1>;
|
|
|
|
def SKXPort1 : ProcResource<1>;
|
|
|
|
def SKXPort2 : ProcResource<1>;
|
|
|
|
def SKXPort3 : ProcResource<1>;
|
|
|
|
def SKXPort4 : ProcResource<1>;
|
|
|
|
def SKXPort5 : ProcResource<1>;
|
|
|
|
def SKXPort6 : ProcResource<1>;
|
|
|
|
def SKXPort7 : ProcResource<1>;
|
|
|
|
|
|
|
|
// Many micro-ops are capable of issuing on multiple ports.
|
|
|
|
def SKXPort01 : ProcResGroup<[SKXPort0, SKXPort1]>;
|
|
|
|
def SKXPort23 : ProcResGroup<[SKXPort2, SKXPort3]>;
|
|
|
|
def SKXPort237 : ProcResGroup<[SKXPort2, SKXPort3, SKXPort7]>;
|
|
|
|
def SKXPort04 : ProcResGroup<[SKXPort0, SKXPort4]>;
|
|
|
|
def SKXPort05 : ProcResGroup<[SKXPort0, SKXPort5]>;
|
|
|
|
def SKXPort06 : ProcResGroup<[SKXPort0, SKXPort6]>;
|
|
|
|
def SKXPort15 : ProcResGroup<[SKXPort1, SKXPort5]>;
|
|
|
|
def SKXPort16 : ProcResGroup<[SKXPort1, SKXPort6]>;
|
|
|
|
def SKXPort56 : ProcResGroup<[SKXPort5, SKXPort6]>;
|
|
|
|
def SKXPort015 : ProcResGroup<[SKXPort0, SKXPort1, SKXPort5]>;
|
|
|
|
def SKXPort056 : ProcResGroup<[SKXPort0, SKXPort5, SKXPort6]>;
|
|
|
|
def SKXPort0156: ProcResGroup<[SKXPort0, SKXPort1, SKXPort5, SKXPort6]>;
|
|
|
|
|
2018-03-26 04:16:53 +08:00
|
|
|
def SKXDivider : ProcResource<1>; // Integer division issued on port 0.
|
2018-04-02 13:33:28 +08:00
|
|
|
// FP division and sqrt on port 0.
|
|
|
|
def SKXFPDivider : ProcResource<1>;
|
2018-03-26 04:16:53 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// 60 Entry Unified Scheduler
|
|
|
|
def SKXPortAny : ProcResGroup<[SKXPort0, SKXPort1, SKXPort2, SKXPort3, SKXPort4,
|
|
|
|
SKXPort5, SKXPort6, SKXPort7]> {
|
|
|
|
let BufferSize=60;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
|
|
|
|
// cycles after the memory operand.
|
|
|
|
def : ReadAdvance<ReadAfterLd, 5>;
|
|
|
|
|
|
|
|
// Many SchedWrites are defined in pairs with and without a folded load.
|
|
|
|
// Instructions with folded loads are usually micro-fused, so they only appear
|
|
|
|
// as two micro-ops when queued in the reservation station.
|
|
|
|
// This multiclass defines the resource usage for variants with and without
|
|
|
|
// folded loads.
|
|
|
|
multiclass SKXWriteResPair<X86FoldableSchedWrite SchedRW,
|
2018-03-19 22:46:07 +08:00
|
|
|
list<ProcResourceKind> ExePorts,
|
2018-03-25 18:21:19 +08:00
|
|
|
int Lat, list<int> Res = [1], int UOps = 1,
|
|
|
|
int LoadLat = 5> {
|
2017-10-08 20:52:54 +08:00
|
|
|
// Register variant is using a single cycle on ExePort.
|
2018-03-19 22:46:07 +08:00
|
|
|
def : WriteRes<SchedRW, ExePorts> {
|
|
|
|
let Latency = Lat;
|
|
|
|
let ResourceCycles = Res;
|
|
|
|
let NumMicroOps = UOps;
|
|
|
|
}
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-03-25 18:21:19 +08:00
|
|
|
// Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
|
|
|
|
// the latency (default = 5).
|
2018-03-19 22:46:07 +08:00
|
|
|
def : WriteRes<SchedRW.Folded, !listconcat([SKXPort23], ExePorts)> {
|
2018-03-25 18:21:19 +08:00
|
|
|
let Latency = !add(Lat, LoadLat);
|
2018-03-19 22:46:07 +08:00
|
|
|
let ResourceCycles = !listconcat([1], Res);
|
2018-03-25 18:21:19 +08:00
|
|
|
let NumMicroOps = !add(UOps, 1);
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-04-07 00:16:46 +08:00
|
|
|
// A folded store needs a cycle on port 4 for the store data, and an extra port
|
|
|
|
// 2/3/7 cycle to recompute the address.
|
|
|
|
def : WriteRes<WriteRMW, [SKXPort237,SKXPort4]>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
// Arithmetic.
|
2018-03-19 22:46:07 +08:00
|
|
|
defm : SKXWriteResPair<WriteALU, [SKXPort0156], 1>; // Simple integer ALU op.
|
|
|
|
defm : SKXWriteResPair<WriteIMul, [SKXPort1], 3>; // Integer multiplication.
|
2018-03-26 04:16:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteIDiv, [SKXPort0, SKXDivider], 25, [1,10], 1, 4>; // Integer division.
|
2018-03-27 05:06:14 +08:00
|
|
|
defm : SKXWriteResPair<WriteCRC32, [SKXPort1], 3>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-03-26 04:16:53 +08:00
|
|
|
def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
|
2017-10-08 20:52:54 +08:00
|
|
|
def : WriteRes<WriteLEA, [SKXPort15]>; // LEA instructions can't fold loads.
|
|
|
|
|
2018-04-09 01:53:18 +08:00
|
|
|
defm : SKXWriteResPair<WriteCMOV, [SKXPort06], 1>; // Conditional move.
|
|
|
|
def : WriteRes<WriteSETCC, [SKXPort06]>; // Setcc.
|
|
|
|
def : WriteRes<WriteSETCCStore, [SKXPort06,SKXPort4,SKXPort237]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
}
|
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Integer shifts and rotates.
|
2018-03-19 22:46:07 +08:00
|
|
|
defm : SKXWriteResPair<WriteShift, [SKXPort06], 1>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-03-27 02:19:28 +08:00
|
|
|
// Bit counts.
|
|
|
|
defm : SKXWriteResPair<WriteBitScan, [SKXPort1], 3>;
|
|
|
|
defm : SKXWriteResPair<WriteLZCNT, [SKXPort1], 3>;
|
|
|
|
defm : SKXWriteResPair<WriteTZCNT, [SKXPort1], 3>;
|
|
|
|
defm : SKXWriteResPair<WritePOPCNT, [SKXPort1], 3>;
|
|
|
|
|
2018-03-30 04:41:39 +08:00
|
|
|
// BMI1 BEXTR, BMI2 BZHI
|
|
|
|
defm : SKXWriteResPair<WriteBEXTR, [SKXPort06,SKXPort15], 2, [1,1], 2>;
|
|
|
|
defm : SKXWriteResPair<WriteBZHI, [SKXPort15], 1>;
|
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Loads, stores, and moves, not folded with other operations.
|
|
|
|
def : WriteRes<WriteLoad, [SKXPort23]> { let Latency = 5; }
|
|
|
|
def : WriteRes<WriteStore, [SKXPort237, SKXPort4]>;
|
|
|
|
def : WriteRes<WriteMove, [SKXPort0156]>;
|
|
|
|
|
|
|
|
// Idioms that clear a register, like xorps %xmm0, %xmm0.
|
|
|
|
// These can often bypass execution ports completely.
|
|
|
|
def : WriteRes<WriteZero, []>;
|
|
|
|
|
|
|
|
// Branches don't produce values, so they have no latency, but they still
|
|
|
|
// consume resources. Indirect branches can fold loads.
|
2018-03-19 22:46:07 +08:00
|
|
|
defm : SKXWriteResPair<WriteJump, [SKXPort06], 1>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
// Floating point. This covers both scalar and vector operations.
|
2018-03-15 22:45:30 +08:00
|
|
|
def : WriteRes<WriteFLoad, [SKXPort23]> { let Latency = 5; }
|
|
|
|
def : WriteRes<WriteFStore, [SKXPort237, SKXPort4]>;
|
|
|
|
def : WriteRes<WriteFMove, [SKXPort015]>;
|
2018-05-05 02:16:13 +08:00
|
|
|
defm : X86WriteRes<WriteEMMS, [SKXPort05,SKXPort0156], 10, [9,1], 10>;
|
2018-03-15 22:45:30 +08:00
|
|
|
|
2018-05-02 02:22:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteFAdd, [SKXPort015], 4, [1], 1, 6>; // Floating point add/sub.
|
|
|
|
defm : SKXWriteResPair<WriteFAddY,[SKXPort015], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
|
|
|
|
defm : SKXWriteResPair<WriteFCmp, [SKXPort015], 4, [1], 1, 6>; // Floating point compare.
|
|
|
|
defm : SKXWriteResPair<WriteFCmpY,[SKXPort015], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
|
|
|
|
defm : SKXWriteResPair<WriteFCom, [SKXPort0], 2>; // Floating point compare to flags.
|
|
|
|
defm : SKXWriteResPair<WriteFMul, [SKXPort015], 4, [1], 1, 6>; // Floating point multiplication.
|
|
|
|
defm : SKXWriteResPair<WriteFMulY,[SKXPort015], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
|
2018-05-08 00:15:46 +08:00
|
|
|
|
|
|
|
defm : SKXWriteResPair<WriteFDiv, [SKXPort0,SKXFPDivider], 11, [1,3], 1, 5>; // 10-14 cycles. // Floating point division.
|
|
|
|
//defm : SKXWriteResPair<WriteFDivX, [SKXPort0,SKXFPDivider], 11, [1,3], 1, 6>; // 10-14 cycles. // Floating point division (XMM).
|
|
|
|
defm : SKXWriteResPair<WriteFDivY, [SKXPort0,SKXFPDivider], 11, [1,5], 1, 7>; // 10-14 cycles. // Floating point division (YMM).
|
|
|
|
defm : SKXWriteResPair<WriteFDivZ, [SKXPort0,SKXPort5,SKXFPDivider], 18, [2,1,10], 3, 7>; // 10-14 cycles. // Floating point division (ZMM).
|
|
|
|
//defm : SKXWriteResPair<WriteFDiv64, [SKXPort0,SKXFPDivider], 14, [1,3], 1, 5>; // 10-14 cycles. // Floating point division.
|
|
|
|
//defm : SKXWriteResPair<WriteFDiv64X, [SKXPort0,SKXFPDivider], 14, [1,3], 1, 6>; // 10-14 cycles. // Floating point division (XMM).
|
|
|
|
//defm : SKXWriteResPair<WriteFDiv64Y, [SKXPort0,SKXFPDivider], 14, [1,5], 1, 7>; // 10-14 cycles. // Floating point division (YMM).
|
|
|
|
defm : SKXWriteResPair<WriteFDiv64Z, [SKXPort0,SKXPort5,SKXFPDivider], 23, [2,1,16], 3, 7>; // 10-14 cycles. // Floating point division (ZMM).
|
2018-05-07 19:50:44 +08:00
|
|
|
|
|
|
|
defm : SKXWriteResPair<WriteFSqrt, [SKXPort0,SKXFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
|
|
|
|
defm : SKXWriteResPair<WriteFSqrtX, [SKXPort0,SKXFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
|
|
|
|
defm : SKXWriteResPair<WriteFSqrtY, [SKXPort0,SKXFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
|
|
|
|
defm : SKXWriteResPair<WriteFSqrtZ, [SKXPort0,SKXPort5,SKXFPDivider], 20, [2,1,12], 3, 7>; // Floating point square root (ZMM).
|
|
|
|
defm : SKXWriteResPair<WriteFSqrt64, [SKXPort0,SKXFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
|
|
|
|
defm : SKXWriteResPair<WriteFSqrt64X, [SKXPort0,SKXFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
|
|
|
|
defm : SKXWriteResPair<WriteFSqrt64Y, [SKXPort0,SKXFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
|
|
|
|
defm : SKXWriteResPair<WriteFSqrt64Z, [SKXPort0,SKXPort5,SKXFPDivider], 32, [2,1,24], 3, 7>; // Floating point double square root (ZMM).
|
|
|
|
defm : SKXWriteResPair<WriteFSqrt80, [SKXPort0,SKXFPDivider], 21, [1,7]>; // Floating point long double square root.
|
|
|
|
|
|
|
|
defm : SKXWriteResPair<WriteFRcp, [SKXPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
|
|
|
|
defm : SKXWriteResPair<WriteFRcpX, [SKXPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
|
2018-05-02 02:22:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteFRcpY, [SKXPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
|
2018-05-07 19:50:44 +08:00
|
|
|
|
|
|
|
defm : SKXWriteResPair<WriteFRsqrt, [SKXPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
|
|
|
|
defm : SKXWriteResPair<WriteFRsqrtX,[SKXPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
|
2018-05-02 02:22:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteFRsqrtY,[SKXPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
|
2018-05-07 19:50:44 +08:00
|
|
|
|
2018-05-04 23:20:18 +08:00
|
|
|
defm : SKXWriteResPair<WriteFMA, [SKXPort015], 4, [1], 1, 5>; // Fused Multiply Add.
|
|
|
|
defm : SKXWriteResPair<WriteFMAX, [SKXPort015], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
|
2018-05-02 02:22:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteFMAY, [SKXPort015], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
|
2018-05-04 06:31:19 +08:00
|
|
|
defm : SKXWriteResPair<WriteDPPD, [SKXPort5,SKXPort015], 9, [1,2], 3, 6>; // Floating point double dot product.
|
|
|
|
defm : SKXWriteResPair<WriteDPPS, [SKXPort5,SKXPort015], 13, [1,3], 4, 6>; // Floating point single dot product.
|
|
|
|
defm : SKXWriteResPair<WriteDPPSY,[SKXPort5,SKXPort015], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
|
2018-05-02 02:22:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteFSign, [SKXPort0], 1>; // Floating point fabs/fchs.
|
2018-05-04 20:59:24 +08:00
|
|
|
defm : SKXWriteResPair<WriteFRnd, [SKXPort015], 8, [2], 2, 6>; // Floating point rounding.
|
|
|
|
defm : SKXWriteResPair<WriteFRndY, [SKXPort015], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
|
2018-04-21 05:16:05 +08:00
|
|
|
defm : SKXWriteResPair<WriteFLogic, [SKXPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
|
2018-04-27 23:50:33 +08:00
|
|
|
defm : SKXWriteResPair<WriteFLogicY, [SKXPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
|
2018-05-03 01:58:50 +08:00
|
|
|
defm : SKXWriteResPair<WriteFShuffle, [SKXPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
|
2018-05-01 22:25:01 +08:00
|
|
|
defm : SKXWriteResPair<WriteFShuffleY, [SKXPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
|
2018-05-03 01:58:50 +08:00
|
|
|
defm : SKXWriteResPair<WriteFVarShuffle, [SKXPort5], 1, [1], 1, 6>; // Floating point vector variable shuffles.
|
|
|
|
defm : SKXWriteResPair<WriteFVarShuffleY, [SKXPort5], 1, [1], 1, 7>; // Floating point vector variable shuffles.
|
2018-04-23 02:35:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteFBlend, [SKXPort015], 1, [1], 1, 6>; // Floating point vector blends.
|
2018-04-28 02:19:48 +08:00
|
|
|
defm : SKXWriteResPair<WriteFBlendY,[SKXPort015], 1, [1], 1, 7>; // Floating point vector blends.
|
2018-04-22 22:43:12 +08:00
|
|
|
defm : SKXWriteResPair<WriteFVarBlend, [SKXPort015], 2, [2], 2, 6>; // Fp vector variable blends.
|
2018-04-28 02:19:48 +08:00
|
|
|
defm : SKXWriteResPair<WriteFVarBlendY,[SKXPort015], 2, [2], 2, 7>; // Fp vector variable blends.
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-04-25 00:43:07 +08:00
|
|
|
def : WriteRes<WriteCvtF2FSt, [SKXPort4,SKXPort5,SKXPort237,SKXPort015]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// FMA Scheduling helper class.
|
|
|
|
// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
|
|
|
|
|
|
|
|
// Vector integer operations.
|
2018-03-15 22:45:30 +08:00
|
|
|
def : WriteRes<WriteVecLoad, [SKXPort23]> { let Latency = 5; }
|
|
|
|
def : WriteRes<WriteVecStore, [SKXPort237, SKXPort4]>;
|
|
|
|
def : WriteRes<WriteVecMove, [SKXPort015]>;
|
|
|
|
|
2018-05-03 21:27:10 +08:00
|
|
|
defm : SKXWriteResPair<WriteVecALU, [SKXPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals.
|
|
|
|
defm : SKXWriteResPair<WriteVecALUY, [SKXPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
|
2018-04-21 05:16:05 +08:00
|
|
|
defm : SKXWriteResPair<WriteVecLogic, [SKXPort015], 1, [1], 1, 6>; // Vector integer and/or/xor.
|
2018-05-01 20:39:17 +08:00
|
|
|
defm : SKXWriteResPair<WriteVecLogicY,[SKXPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
|
2018-05-05 01:47:46 +08:00
|
|
|
defm : SKXWriteResPair<WriteVecIMul, [SKXPort0], 4, [1], 1, 5>; // Vector integer multiply.
|
|
|
|
defm : SKXWriteResPair<WriteVecIMulX, [SKXPort015], 4, [1], 1, 6>; // Vector integer multiply (XMM).
|
2018-05-03 18:31:20 +08:00
|
|
|
defm : SKXWriteResPair<WriteVecIMulY, [SKXPort015], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
|
|
|
|
defm : SKXWriteResPair<WritePMULLD, [SKXPort015], 10, [2], 2, 6>; // Vector PMULLD.
|
|
|
|
defm : SKXWriteResPair<WritePMULLDY, [SKXPort015], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
|
2018-05-03 01:58:50 +08:00
|
|
|
defm : SKXWriteResPair<WriteShuffle, [SKXPort5], 1, [1], 1, 5>; // Vector shuffles.
|
2018-05-03 02:48:23 +08:00
|
|
|
defm : SKXWriteResPair<WriteShuffleY, [SKXPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
|
|
|
|
defm : SKXWriteResPair<WriteVarShuffle, [SKXPort5], 1, [1], 1, 6>; // Vector variable shuffles.
|
|
|
|
defm : SKXWriteResPair<WriteVarShuffleY, [SKXPort5], 1, [1], 1, 7>; // Vector variable shuffles (YMM/ZMM).
|
2018-04-23 02:35:53 +08:00
|
|
|
defm : SKXWriteResPair<WriteBlend, [SKXPort5], 1, [1], 1, 6>; // Vector blends.
|
2018-05-03 02:48:23 +08:00
|
|
|
defm : SKXWriteResPair<WriteBlendY,[SKXPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
|
2018-04-22 22:43:12 +08:00
|
|
|
defm : SKXWriteResPair<WriteVarBlend, [SKXPort015], 2, [2], 2, 6>; // Vector variable blends.
|
2018-05-03 02:48:23 +08:00
|
|
|
defm : SKXWriteResPair<WriteVarBlendY,[SKXPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
|
2018-05-03 18:31:20 +08:00
|
|
|
defm : SKXWriteResPair<WriteMPSAD, [SKXPort5], 4, [2], 2, 6>; // Vector MPSAD.
|
|
|
|
defm : SKXWriteResPair<WriteMPSADY, [SKXPort5], 4, [2], 2, 7>; // Vector MPSAD.
|
|
|
|
defm : SKXWriteResPair<WritePSADBW, [SKXPort5], 3, [1], 1, 6>; // Vector PSADBW.
|
|
|
|
defm : SKXWriteResPair<WritePSADBWY, [SKXPort5], 3, [1], 1, 7>; // Vector PSADBW.
|
2018-04-25 02:49:25 +08:00
|
|
|
defm : SKXWriteResPair<WritePHMINPOS, [SKXPort015], 4, [1], 1, 6>; // Vector PHMINPOS.
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-05-04 01:56:43 +08:00
|
|
|
// Vector integer shifts.
|
|
|
|
defm : SKXWriteResPair<WriteVecShift, [SKXPort0], 1, [1], 1, 5>;
|
|
|
|
defm : X86WriteRes<WriteVecShiftX, [SKXPort5,SKXPort01], 2, [1,1], 2>;
|
|
|
|
defm : X86WriteRes<WriteVecShiftY, [SKXPort5,SKXPort01], 4, [1,1], 2>;
|
|
|
|
defm : X86WriteRes<WriteVecShiftXLd, [SKXPort01,SKXPort23], 7, [1,1], 2>;
|
|
|
|
defm : X86WriteRes<WriteVecShiftYLd, [SKXPort01,SKXPort23], 8, [1,1], 2>;
|
|
|
|
|
2018-05-05 01:47:46 +08:00
|
|
|
defm : SKXWriteResPair<WriteVecShiftImm, [SKXPort0], 1, [1], 1, 5>;
|
2018-05-04 01:56:43 +08:00
|
|
|
defm : SKXWriteResPair<WriteVecShiftImmX, [SKXPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
|
|
|
|
defm : SKXWriteResPair<WriteVecShiftImmY, [SKXPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
|
|
|
|
defm : SKXWriteResPair<WriteVarVecShift, [SKXPort01], 1, [1], 1, 6>; // Variable vector shifts.
|
|
|
|
defm : SKXWriteResPair<WriteVarVecShiftY, [SKXPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
|
|
|
|
|
2018-04-24 21:21:41 +08:00
|
|
|
// Vector insert/extract operations.
|
|
|
|
def : WriteRes<WriteVecInsert, [SKXPort5]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
|
|
|
def : WriteRes<WriteVecInsertLd, [SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
}
|
2018-05-03 01:58:50 +08:00
|
|
|
def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
|
2018-04-24 21:21:41 +08:00
|
|
|
|
|
|
|
def : WriteRes<WriteVecExtract, [SKXPort0,SKXPort5]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
}
|
|
|
|
def : WriteRes<WriteVecExtractSt, [SKXPort4,SKXPort5,SKXPort237]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
}
|
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Conversion between integer and float.
|
2018-03-19 22:46:07 +08:00
|
|
|
defm : SKXWriteResPair<WriteCvtF2I, [SKXPort1], 3>; // Float -> Integer.
|
|
|
|
defm : SKXWriteResPair<WriteCvtI2F, [SKXPort1], 4>; // Integer -> Float.
|
|
|
|
defm : SKXWriteResPair<WriteCvtF2F, [SKXPort1], 3>; // Float -> Float size conversion.
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
// Strings instructions.
|
2018-03-22 22:56:18 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Packed Compare Implicit Length Strings, Return Mask
|
|
|
|
def : WriteRes<WritePCmpIStrM, [SKXPort0]> {
|
|
|
|
let Latency = 10;
|
2018-03-22 22:56:18 +08:00
|
|
|
let NumMicroOps = 3;
|
2017-10-08 20:52:54 +08:00
|
|
|
let ResourceCycles = [3];
|
|
|
|
}
|
|
|
|
def : WriteRes<WritePCmpIStrMLd, [SKXPort0, SKXPort23]> {
|
2018-03-22 22:56:18 +08:00
|
|
|
let Latency = 16;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [3,1];
|
2018-03-26 01:25:37 +08:00
|
|
|
}
|
2018-03-22 22:56:18 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Packed Compare Explicit Length Strings, Return Mask
|
2018-03-22 22:56:18 +08:00
|
|
|
def : WriteRes<WritePCmpEStrM, [SKXPort0, SKXPort5, SKXPort015, SKXPort0156]> {
|
|
|
|
let Latency = 19;
|
|
|
|
let NumMicroOps = 9;
|
|
|
|
let ResourceCycles = [4,3,1,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 22:56:18 +08:00
|
|
|
def : WriteRes<WritePCmpEStrMLd, [SKXPort0, SKXPort5, SKXPort23, SKXPort015, SKXPort0156]> {
|
|
|
|
let Latency = 25;
|
|
|
|
let NumMicroOps = 10;
|
|
|
|
let ResourceCycles = [4,3,1,1,1];
|
|
|
|
}
|
|
|
|
|
|
|
|
// Packed Compare Implicit Length Strings, Return Index
|
2017-10-08 20:52:54 +08:00
|
|
|
def : WriteRes<WritePCmpIStrI, [SKXPort0]> {
|
2018-03-22 22:56:18 +08:00
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 3;
|
2017-10-08 20:52:54 +08:00
|
|
|
let ResourceCycles = [3];
|
|
|
|
}
|
|
|
|
def : WriteRes<WritePCmpIStrILd, [SKXPort0, SKXPort23]> {
|
2018-03-22 22:56:18 +08:00
|
|
|
let Latency = 16;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [3,1];
|
|
|
|
}
|
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Packed Compare Explicit Length Strings, Return Index
|
2018-03-22 22:56:18 +08:00
|
|
|
def : WriteRes<WritePCmpEStrI, [SKXPort0,SKXPort5,SKXPort0156]> {
|
|
|
|
let Latency = 18;
|
|
|
|
let NumMicroOps = 8;
|
|
|
|
let ResourceCycles = [4,3,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 22:56:18 +08:00
|
|
|
def : WriteRes<WritePCmpEStrILd, [SKXPort0, SKXPort5, SKXPort23, SKXPort0156]> {
|
|
|
|
let Latency = 24;
|
|
|
|
let NumMicroOps = 9;
|
|
|
|
let ResourceCycles = [4,3,1,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
|
|
|
|
2018-03-28 04:38:54 +08:00
|
|
|
// MOVMSK Instructions.
|
2018-05-04 22:54:33 +08:00
|
|
|
def : WriteRes<WriteFMOVMSK, [SKXPort0]> { let Latency = 2; }
|
|
|
|
def : WriteRes<WriteVecMOVMSK, [SKXPort0]> { let Latency = 2; }
|
|
|
|
def : WriteRes<WriteVecMOVMSKY, [SKXPort0]> { let Latency = 2; }
|
|
|
|
def : WriteRes<WriteMMXMOVMSK, [SKXPort0]> { let Latency = 2; }
|
2018-03-28 04:38:54 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// AES instructions.
|
2018-03-22 21:18:08 +08:00
|
|
|
def : WriteRes<WriteAESDecEnc, [SKXPort0]> { // Decryption, encryption.
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 1;
|
2017-10-08 20:52:54 +08:00
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 21:18:08 +08:00
|
|
|
def : WriteRes<WriteAESDecEncLd, [SKXPort0, SKXPort23]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 21:18:08 +08:00
|
|
|
|
|
|
|
def : WriteRes<WriteAESIMC, [SKXPort0]> { // InvMixColumn.
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 2;
|
2017-10-08 20:52:54 +08:00
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-03-22 21:18:08 +08:00
|
|
|
def : WriteRes<WriteAESIMCLd, [SKXPort0, SKXPort23]> {
|
2017-10-08 20:52:54 +08:00
|
|
|
let Latency = 14;
|
2018-03-22 21:18:08 +08:00
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 21:18:08 +08:00
|
|
|
|
|
|
|
def : WriteRes<WriteAESKeyGen, [SKXPort0,SKXPort5,SKXPort015]> { // Key Generation.
|
|
|
|
let Latency = 20;
|
|
|
|
let NumMicroOps = 11;
|
|
|
|
let ResourceCycles = [3,6,2];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 21:18:08 +08:00
|
|
|
def : WriteRes<WriteAESKeyGenLd, [SKXPort0,SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 25;
|
|
|
|
let NumMicroOps = 11;
|
|
|
|
let ResourceCycles = [3,6,1,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Carry-less multiplication instructions.
|
2018-03-22 21:37:30 +08:00
|
|
|
def : WriteRes<WriteCLMul, [SKXPort5]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 21:37:30 +08:00
|
|
|
def : WriteRes<WriteCLMulLd, [SKXPort5, SKXPort23]> {
|
|
|
|
let Latency = 12;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Catch-all for expensive system instructions.
|
|
|
|
def : WriteRes<WriteSystem, [SKXPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
|
|
|
|
|
|
|
|
// AVX2.
|
2018-05-03 01:58:50 +08:00
|
|
|
defm : SKXWriteResPair<WriteFShuffle256, [SKXPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
|
|
|
|
defm : SKXWriteResPair<WriteFVarShuffle256, [SKXPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
|
|
|
|
defm : SKXWriteResPair<WriteShuffle256, [SKXPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
|
|
|
|
defm : SKXWriteResPair<WriteVarShuffle256, [SKXPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
// Old microcoded instructions that nobody use.
|
|
|
|
def : WriteRes<WriteMicrocoded, [SKXPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
|
|
|
|
|
|
|
|
// Fence instructions.
|
|
|
|
def : WriteRes<WriteFence, [SKXPort23, SKXPort4]>;
|
|
|
|
|
2018-04-22 02:07:36 +08:00
|
|
|
// Load/store MXCSR.
|
|
|
|
def : WriteRes<WriteLDMXCSR, [SKXPort0,SKXPort23,SKXPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
|
|
|
|
def : WriteRes<WriteSTMXCSR, [SKXPort4,SKXPort5,SKXPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
|
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
// Nop, not very useful expect it provides a model for nops!
|
|
|
|
def : WriteRes<WriteNop, []>;
|
|
|
|
|
|
|
|
////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Horizontal add/sub instructions.
|
|
|
|
////////////////////////////////////////////////////////////////////////////////
|
|
|
|
|
2018-04-28 00:11:57 +08:00
|
|
|
defm : SKXWriteResPair<WriteFHAdd, [SKXPort5,SKXPort015], 6, [2,1], 3, 6>;
|
|
|
|
defm : SKXWriteResPair<WriteFHAddY, [SKXPort5,SKXPort015], 6, [2,1], 3, 7>;
|
2018-05-03 21:27:10 +08:00
|
|
|
defm : SKXWriteResPair<WritePHAdd, [SKXPort5,SKXPort015], 3, [2,1], 3, 6>;
|
|
|
|
defm : SKXWriteResPair<WritePHAddY, [SKXPort5,SKXPort015], 3, [2,1], 3, 7>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
// Remaining instrs.
|
|
|
|
|
|
|
|
def SKXWriteResGroup1 : SchedWriteRes<[SKXPort0]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup1], (instregex "KANDBrr",
|
|
|
|
"KANDDrr",
|
|
|
|
"KANDNBrr",
|
|
|
|
"KANDNDrr",
|
|
|
|
"KANDNQrr",
|
|
|
|
"KANDNWrr",
|
|
|
|
"KANDQrr",
|
|
|
|
"KANDWrr",
|
|
|
|
"KMOVBkk",
|
|
|
|
"KMOVDkk",
|
|
|
|
"KMOVQkk",
|
|
|
|
"KMOVWkk",
|
|
|
|
"KNOTBrr",
|
|
|
|
"KNOTDrr",
|
|
|
|
"KNOTQrr",
|
|
|
|
"KNOTWrr",
|
|
|
|
"KORBrr",
|
|
|
|
"KORDrr",
|
|
|
|
"KORQrr",
|
|
|
|
"KORWrr",
|
|
|
|
"KXNORBrr",
|
|
|
|
"KXNORDrr",
|
|
|
|
"KXNORQrr",
|
|
|
|
"KXNORWrr",
|
|
|
|
"KXORBrr",
|
|
|
|
"KXORDrr",
|
|
|
|
"KXORQrr",
|
|
|
|
"KXORWrr",
|
|
|
|
"MMX_PADDSBirr",
|
|
|
|
"MMX_PADDSWirr",
|
|
|
|
"MMX_PADDUSBirr",
|
|
|
|
"MMX_PADDUSWirr",
|
|
|
|
"MMX_PAVGBirr",
|
|
|
|
"MMX_PAVGWirr",
|
|
|
|
"MMX_PCMPEQBirr",
|
|
|
|
"MMX_PCMPEQDirr",
|
|
|
|
"MMX_PCMPEQWirr",
|
|
|
|
"MMX_PCMPGTBirr",
|
|
|
|
"MMX_PCMPGTDirr",
|
|
|
|
"MMX_PCMPGTWirr",
|
|
|
|
"MMX_PMAXSWirr",
|
|
|
|
"MMX_PMAXUBirr",
|
|
|
|
"MMX_PMINSWirr",
|
|
|
|
"MMX_PMINUBirr",
|
|
|
|
"MMX_PSUBSBirr",
|
|
|
|
"MMX_PSUBSWirr",
|
|
|
|
"MMX_PSUBUSBirr",
|
|
|
|
"MMX_PSUBUSWirr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPMOVB2MZ128rr",
|
|
|
|
"VPMOVB2MZ256rr",
|
|
|
|
"VPMOVB2MZrr",
|
|
|
|
"VPMOVD2MZ128rr",
|
|
|
|
"VPMOVD2MZ256rr",
|
|
|
|
"VPMOVD2MZrr",
|
|
|
|
"VPMOVQ2MZ128rr",
|
|
|
|
"VPMOVQ2MZ256rr",
|
|
|
|
"VPMOVQ2MZrr",
|
|
|
|
"VPMOVW2MZ128rr",
|
|
|
|
"VPMOVW2MZ256rr",
|
|
|
|
"VPMOVW2MZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup3 : SchedWriteRes<[SKXPort5]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup3], (instregex "COMP_FST0r",
|
|
|
|
"COM_FST0r",
|
|
|
|
"KMOVBkr",
|
|
|
|
"KMOVDkr",
|
|
|
|
"KMOVQkr",
|
|
|
|
"KMOVWkr",
|
|
|
|
"MMX_MOVD64rr",
|
|
|
|
"MMX_MOVD64to64rr",
|
|
|
|
"MOV64toPQIrr",
|
|
|
|
"MOVDI2PDIrr",
|
|
|
|
"UCOM_FPr",
|
|
|
|
"UCOM_Fr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOV64toPQIZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOV64toPQIrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVDI2PDIZrr",
|
2018-05-01 19:05:42 +08:00
|
|
|
"VMOVDI2PDIrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup4 : SchedWriteRes<[SKXPort6]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup4], (instregex "JMP(16|32|64)r")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup6 : SchedWriteRes<[SKXPort05]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-24 00:10:50 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup6], (instrs FINCSTP, FNOP)>;
|
|
|
|
def: InstRW<[SKXWriteResGroup6], (instregex "MMX_MOVQ64rr",
|
2018-04-20 01:32:10 +08:00
|
|
|
"MMX_PABS(B|D|W)rr",
|
|
|
|
"MMX_PADD(B|D|Q|W)irr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MMX_PANDNirr",
|
|
|
|
"MMX_PANDirr",
|
|
|
|
"MMX_PORirr",
|
2018-04-20 01:32:10 +08:00
|
|
|
"MMX_PSIGN(B|D|W)rr",
|
|
|
|
"MMX_PSUB(B|D|Q|W)irr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MMX_PXORirr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup7 : SchedWriteRes<[SKXPort06]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-23 21:24:17 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup7], (instregex "ADC(16|32|64)ri",
|
|
|
|
"ADC(16|32|64)i",
|
|
|
|
"ADC(8|16|32|64)rr",
|
|
|
|
"ADCX(32|64)rr",
|
|
|
|
"ADOX(32|64)rr",
|
|
|
|
"BT(16|32|64)ri8",
|
|
|
|
"BT(16|32|64)rr",
|
|
|
|
"BTC(16|32|64)ri8",
|
|
|
|
"BTC(16|32|64)rr",
|
|
|
|
"BTR(16|32|64)ri8",
|
|
|
|
"BTR(16|32|64)rr",
|
|
|
|
"BTS(16|32|64)ri8",
|
|
|
|
"BTS(16|32|64)rr",
|
|
|
|
"SBB(16|32|64)ri",
|
|
|
|
"SBB(16|32|64)i",
|
2018-04-28 23:32:19 +08:00
|
|
|
"SBB(8|16|32|64)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup8 : SchedWriteRes<[SKXPort15]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup8], (instregex "ANDN(32|64)rr",
|
|
|
|
"BLSI(32|64)rr",
|
|
|
|
"BLSMSK(32|64)rr",
|
2018-04-24 05:04:23 +08:00
|
|
|
"BLSR(32|64)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup9 : SchedWriteRes<[SKXPort015]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-29 23:33:15 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup9], (instregex "VBLENDMPDZ128rr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VBLENDMPDZ256rr",
|
|
|
|
"VBLENDMPDZrr",
|
|
|
|
"VBLENDMPSZ128rr",
|
|
|
|
"VBLENDMPSZ256rr",
|
|
|
|
"VBLENDMPSZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDBYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDBZ128rr",
|
|
|
|
"VPADDBZ256rr",
|
|
|
|
"VPADDBZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDBrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDDYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDDZ128rr",
|
|
|
|
"VPADDDZ256rr",
|
|
|
|
"VPADDDZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDDrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDQYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDQZ128rr",
|
|
|
|
"VPADDQZ256rr",
|
|
|
|
"VPADDQZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDQrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDWYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDWZ128rr",
|
|
|
|
"VPADDWZ256rr",
|
|
|
|
"VPADDWZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDWrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBLENDDYrri",
|
|
|
|
"VPBLENDDrri",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPBLENDMBZ128rr",
|
|
|
|
"VPBLENDMBZ256rr",
|
|
|
|
"VPBLENDMBZrr",
|
|
|
|
"VPBLENDMDZ128rr",
|
|
|
|
"VPBLENDMDZ256rr",
|
|
|
|
"VPBLENDMDZrr",
|
|
|
|
"VPBLENDMQZ128rr",
|
|
|
|
"VPBLENDMQZ256rr",
|
|
|
|
"VPBLENDMQZrr",
|
|
|
|
"VPBLENDMWZ128rr",
|
|
|
|
"VPBLENDMWZ256rr",
|
|
|
|
"VPBLENDMWZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPSUBBYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBBZ128rr",
|
|
|
|
"VPSUBBZ256rr",
|
|
|
|
"VPSUBBZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBBrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPSUBDYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBDZ128rr",
|
|
|
|
"VPSUBDZ256rr",
|
|
|
|
"VPSUBDZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBDrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPSUBQYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBQZ128rr",
|
|
|
|
"VPSUBQZ256rr",
|
|
|
|
"VPSUBQZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBQrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPSUBWYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBWZ128rr",
|
|
|
|
"VPSUBWZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBWrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPTERNLOGDZ128rri",
|
|
|
|
"VPTERNLOGDZ256rri",
|
|
|
|
"VPTERNLOGDZrri",
|
|
|
|
"VPTERNLOGQZ128rri",
|
|
|
|
"VPTERNLOGQZ256rri",
|
2018-04-21 05:16:05 +08:00
|
|
|
"VPTERNLOGQZrri")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup10 : SchedWriteRes<[SKXPort0156]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-06 05:56:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup10], (instrs CBW, CWDE, CDQE)>;
|
2018-04-29 23:33:15 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
|
2018-04-07 00:16:48 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup10], (instregex "CLC",
|
2018-03-22 12:23:41 +08:00
|
|
|
"CMC",
|
|
|
|
"NOOP",
|
|
|
|
"SGDT64m",
|
|
|
|
"SIDT64m",
|
|
|
|
"SMSW16m",
|
|
|
|
"STC",
|
|
|
|
"STRm",
|
2018-04-20 02:00:17 +08:00
|
|
|
"SYSCALL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup11 : SchedWriteRes<[SKXPort4,SKXPort237]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup11], (instregex "FBSTPm",
|
|
|
|
"KMOVBmk",
|
|
|
|
"KMOVDmk",
|
|
|
|
"KMOVQmk",
|
|
|
|
"KMOVWmk",
|
|
|
|
"MMX_MOVD64from64rm",
|
|
|
|
"MMX_MOVD64mr",
|
|
|
|
"MMX_MOVNTQmr",
|
|
|
|
"MMX_MOVQ64mr",
|
|
|
|
"MOVAPDmr",
|
|
|
|
"MOVAPSmr",
|
|
|
|
"MOVDQAmr",
|
|
|
|
"MOVDQUmr",
|
|
|
|
"MOVHPDmr",
|
|
|
|
"MOVHPSmr",
|
|
|
|
"MOVLPDmr",
|
|
|
|
"MOVLPSmr",
|
|
|
|
"MOVNTDQmr",
|
|
|
|
"MOVNTI_64mr",
|
|
|
|
"MOVNTImr",
|
|
|
|
"MOVNTPDmr",
|
|
|
|
"MOVNTPSmr",
|
|
|
|
"MOVPDI2DImr",
|
|
|
|
"MOVPQI2QImr",
|
|
|
|
"MOVPQIto64mr",
|
|
|
|
"MOVSDmr",
|
|
|
|
"MOVSSmr",
|
|
|
|
"MOVUPDmr",
|
|
|
|
"MOVUPSmr",
|
|
|
|
"ST_FP32m",
|
|
|
|
"ST_FP64m",
|
|
|
|
"ST_FP80m",
|
|
|
|
"VEXTRACTF128mr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VEXTRACTF32x4Z256mr(b?)",
|
|
|
|
"VEXTRACTF32x4Zmr(b?)",
|
|
|
|
"VEXTRACTF32x8Zmr(b?)",
|
|
|
|
"VEXTRACTF64x2Z256mr(b?)",
|
|
|
|
"VEXTRACTF64x2Zmr(b?)",
|
|
|
|
"VEXTRACTF64x4Zmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VEXTRACTI128mr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VEXTRACTI32x4Z256mr(b?)",
|
|
|
|
"VEXTRACTI32x4Zmr(b?)",
|
|
|
|
"VEXTRACTI32x8Zmr(b?)",
|
|
|
|
"VEXTRACTI64x2Z256mr(b?)",
|
|
|
|
"VEXTRACTI64x2Zmr(b?)",
|
|
|
|
"VEXTRACTI64x4Zmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVAPDYmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVAPDZ128mr(b?)",
|
|
|
|
"VMOVAPDZ256mr(b?)",
|
|
|
|
"VMOVAPDZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVAPDmr",
|
|
|
|
"VMOVAPSYmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVAPSZ128mr(b?)",
|
|
|
|
"VMOVAPSZ256mr(b?)",
|
|
|
|
"VMOVAPSZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVAPSmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVDQA32Z128mr(b?)",
|
|
|
|
"VMOVDQA32Z256mr(b?)",
|
|
|
|
"VMOVDQA32Zmr(b?)",
|
|
|
|
"VMOVDQA64Z128mr(b?)",
|
|
|
|
"VMOVDQA64Z256mr(b?)",
|
|
|
|
"VMOVDQA64Zmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVDQAYmr",
|
|
|
|
"VMOVDQAmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVDQU16Z128mr(b?)",
|
|
|
|
"VMOVDQU16Z256mr(b?)",
|
|
|
|
"VMOVDQU16Zmr(b?)",
|
|
|
|
"VMOVDQU32Z128mr(b?)",
|
|
|
|
"VMOVDQU32Z256mr(b?)",
|
|
|
|
"VMOVDQU32Zmr(b?)",
|
|
|
|
"VMOVDQU64Z128mr(b?)",
|
|
|
|
"VMOVDQU64Z256mr(b?)",
|
|
|
|
"VMOVDQU64Zmr(b?)",
|
|
|
|
"VMOVDQU8Z128mr(b?)",
|
|
|
|
"VMOVDQU8Z256mr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVDQUYmr",
|
|
|
|
"VMOVDQUmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVHPDZ128mr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVHPDmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVHPSZ128mr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVHPSmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVLPDZ128mr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVLPDmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVLPSZ128mr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVLPSmr",
|
|
|
|
"VMOVNTDQYmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVNTDQZ128mr(b?)",
|
|
|
|
"VMOVNTDQZ256mr(b?)",
|
|
|
|
"VMOVNTDQZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVNTDQmr",
|
|
|
|
"VMOVNTPDYmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVNTPDZ128mr(b?)",
|
|
|
|
"VMOVNTPDZ256mr(b?)",
|
|
|
|
"VMOVNTPDZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVNTPDmr",
|
|
|
|
"VMOVNTPSYmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVNTPSZ128mr(b?)",
|
|
|
|
"VMOVNTPSZ256mr(b?)",
|
|
|
|
"VMOVNTPSZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVNTPSmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVPDI2DIZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVPDI2DImr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVPQI(2QI|to64)Zmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVPQI2QImr",
|
|
|
|
"VMOVPQIto64mr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVSDZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVSDmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVSSZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVSSmr",
|
|
|
|
"VMOVUPDYmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVUPDZ128mr(b?)",
|
|
|
|
"VMOVUPDZ256mr(b?)",
|
|
|
|
"VMOVUPDZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVUPDmr",
|
|
|
|
"VMOVUPSYmr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVUPSZ128mr(b?)",
|
|
|
|
"VMOVUPSZ256mr(b?)",
|
|
|
|
"VMOVUPSZmr(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVUPSmr",
|
|
|
|
"VMPTRSTm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup12 : SchedWriteRes<[SKXPort0]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-17 15:22:44 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup12], (instregex "MMX_MOVD64from64rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MMX_MOVD64grr",
|
|
|
|
"MOVPDI2DIrr",
|
|
|
|
"MOVPQIto64rr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVPDI2DIZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVPDI2DIrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVPQIto64Zrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVPQIto64rr",
|
|
|
|
"VTESTPDYrr",
|
|
|
|
"VTESTPDrr",
|
|
|
|
"VTESTPSYrr",
|
2018-04-17 15:22:44 +08:00
|
|
|
"VTESTPSrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup13 : SchedWriteRes<[SKXPort5]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-04-24 21:21:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup14 : SchedWriteRes<[SKXPort05]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-04-24 00:10:50 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup14], (instrs FDECSTP)>;
|
|
|
|
def: InstRW<[SKXWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup15 : SchedWriteRes<[SKXPort06]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup15], (instregex "CMOV(A|BE)(16|32|64)rr",
|
|
|
|
"ROL(8|16|32|64)r1",
|
|
|
|
"ROL(8|16|32|64)ri",
|
|
|
|
"ROR(8|16|32|64)r1",
|
|
|
|
"ROR(8|16|32|64)ri",
|
|
|
|
"SET(A|BE)r")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup17 : SchedWriteRes<[SKXPort0156]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-04-27 21:32:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup17], (instrs LFENCE,
|
|
|
|
WAIT,
|
|
|
|
XGETBV)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup18 : SchedWriteRes<[SKXPort0,SKXPort237]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup18], (instregex "VMASKMOVPDYmr",
|
|
|
|
"VMASKMOVPDmr",
|
|
|
|
"VMASKMOVPSYmr",
|
|
|
|
"VMASKMOVPSmr",
|
|
|
|
"VPMASKMOVDYmr",
|
|
|
|
"VPMASKMOVDmr",
|
|
|
|
"VPMASKMOVQYmr",
|
|
|
|
"VPMASKMOVQmr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup20 : SchedWriteRes<[SKXPort6,SKXPort0156]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup20], (instregex "CLFLUSH")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup21 : SchedWriteRes<[SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup21], (instregex "SFENCE")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup22 : SchedWriteRes<[SKXPort06,SKXPort15]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-05 01:54:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup22], (instrs BSWAP64r)>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup22_1 : SchedWriteRes<[SKXPort15]> {
|
|
|
|
let Latency = 1;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup22_1], (instrs BSWAP32r)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup23 : SchedWriteRes<[SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-18 16:38:06 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup23], (instrs CWD)>;
|
2018-03-20 03:00:32 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup23], (instregex "ADC8i8",
|
|
|
|
"ADC8ri",
|
|
|
|
"SBB8i8",
|
|
|
|
"SBB8ri")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup25 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort237]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup25], (instregex "FNSTCW16m")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup27 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort15]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup28 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-04-27 21:32:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
|
|
|
|
STOSB, STOSL, STOSQ, STOSW)>;
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
|
2018-04-27 21:32:42 +08:00
|
|
|
"PUSH64i8")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup29 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort15]> {
|
|
|
|
let Latency = 2;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [2,2,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup29], (instregex "VMOVDQU8Zmr(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup30 : SchedWriteRes<[SKXPort0]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup30], (instregex "KADDBrr",
|
|
|
|
"KADDDrr",
|
|
|
|
"KADDQrr",
|
|
|
|
"KADDWrr",
|
|
|
|
"KMOVBrk",
|
|
|
|
"KMOVDrk",
|
|
|
|
"KMOVQrk",
|
|
|
|
"KMOVWrk",
|
|
|
|
"KORTESTBrr",
|
|
|
|
"KORTESTDrr",
|
|
|
|
"KORTESTQrr",
|
|
|
|
"KORTESTWrr",
|
|
|
|
"KTESTBrr",
|
|
|
|
"KTESTDrr",
|
|
|
|
"KTESTQrr",
|
|
|
|
"KTESTWrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup31 : SchedWriteRes<[SKXPort1]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-25 18:51:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup31], (instregex "CMOV(N?)(B|BE|E|P)_F",
|
|
|
|
"PDEP(32|64)rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"PEXT(32|64)rr",
|
|
|
|
"SHLD(16|32|64)rri8",
|
2018-03-27 02:19:28 +08:00
|
|
|
"SHRD(16|32|64)rri8")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
[X86] Add IMUL scheduling info on sandybridge, fix it on >=haswell.
Summary:
Only IMUL16rri uses an extra P0156. IMUL32* and IMUL16rr only use
P1.
This was computed using https://github.com/google/EXEgesis/blob/master/exegesis/tools/compute_itineraries.cc
This can easily be validated by running perf on the following code:
```
int main(int argc, char**argv) {
int a = argc;
int b = argc;
int c = argc;
int d = argc;
for (int i = 0; i < LOOP_ITERATIONS; ++i) {
asm volatile(
R"(
.rept 10000
imull $0x2, %%edx, %%eax
imull $0x2, %%ecx, %%ebx
imull $0x2, %%eax, %%edx
imull $0x2, %%ebx, %%ecx
.endr
)"
: "+a"(a), "+b"(b), "+c"(c), "+d"(d)
:
:);
}
return a+b+c+d;
}
```
-> test.cc
perf stat -x, -e cycles --pfm-events=uops_executed_port:port_0:u,uops_executed_port:port_1:u,uops_executed_port:port_2:u,uops_executed_port:port_3:u,uops_executed_port:port_4:u,uops_executed_port:port_5:u,uops_executed_port:port_6:u,uops_executed_port:port_7:u test
Reviewers: craig.topper, RKSimon, gadi.haber
Subscribers: llvm-commits, gchatelet, chandlerc
Differential Revision: https://reviews.llvm.org/D43460
llvm-svn: 326877
2018-03-07 16:14:02 +08:00
|
|
|
def SKXWriteResGroup31_16i : SchedWriteRes<[SKXPort1, SKXPort0156]> {
|
2018-04-19 13:34:05 +08:00
|
|
|
let Latency = 4;
|
2017-10-08 20:52:54 +08:00
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
[X86] Add IMUL scheduling info on sandybridge, fix it on >=haswell.
Summary:
Only IMUL16rri uses an extra P0156. IMUL32* and IMUL16rr only use
P1.
This was computed using https://github.com/google/EXEgesis/blob/master/exegesis/tools/compute_itineraries.cc
This can easily be validated by running perf on the following code:
```
int main(int argc, char**argv) {
int a = argc;
int b = argc;
int c = argc;
int d = argc;
for (int i = 0; i < LOOP_ITERATIONS; ++i) {
asm volatile(
R"(
.rept 10000
imull $0x2, %%edx, %%eax
imull $0x2, %%ecx, %%ebx
imull $0x2, %%eax, %%edx
imull $0x2, %%ebx, %%ecx
.endr
)"
: "+a"(a), "+b"(b), "+c"(c), "+d"(d)
:
:);
}
return a+b+c+d;
}
```
-> test.cc
perf stat -x, -e cycles --pfm-events=uops_executed_port:port_0:u,uops_executed_port:port_1:u,uops_executed_port:port_2:u,uops_executed_port:port_3:u,uops_executed_port:port_4:u,uops_executed_port:port_5:u,uops_executed_port:port_6:u,uops_executed_port:port_7:u test
Reviewers: craig.topper, RKSimon, gadi.haber
Subscribers: llvm-commits, gchatelet, chandlerc
Differential Revision: https://reviews.llvm.org/D43460
llvm-svn: 326877
2018-03-07 16:14:02 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup31_16i], (instrs IMUL16rri, IMUL16rri8)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
|
|
|
|
def SKXWriteResGroup32 : SchedWriteRes<[SKXPort5]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup32], (instregex "(ADD|SUB|SUBR)_FPrST0",
|
|
|
|
"(ADD|SUB|SUBR)_FST0r",
|
|
|
|
"(ADD|SUB|SUBR)_FrST0",
|
2018-03-22 12:23:41 +08:00
|
|
|
"KSHIFTLBri",
|
|
|
|
"KSHIFTLDri",
|
|
|
|
"KSHIFTLQri",
|
|
|
|
"KSHIFTLWri",
|
|
|
|
"KSHIFTRBri",
|
|
|
|
"KSHIFTRDri",
|
|
|
|
"KSHIFTRQri",
|
|
|
|
"KSHIFTRWri",
|
|
|
|
"KUNPCKBWrr",
|
|
|
|
"KUNPCKDQrr",
|
|
|
|
"KUNPCKWDrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VALIGNDZ128rri",
|
|
|
|
"VALIGNDZ256rri",
|
|
|
|
"VALIGNDZrri",
|
|
|
|
"VALIGNQZ128rri",
|
|
|
|
"VALIGNQZ256rri",
|
|
|
|
"VALIGNQZrri",
|
|
|
|
"VCMPPDZ128rri",
|
|
|
|
"VCMPPDZ256rri",
|
|
|
|
"VCMPPDZrri",
|
|
|
|
"VCMPPSZ128rri",
|
|
|
|
"VCMPPSZ256rri",
|
|
|
|
"VCMPPSZrri",
|
|
|
|
"VCMPSDZrr",
|
|
|
|
"VCMPSSZrr",
|
2018-05-03 18:31:20 +08:00
|
|
|
"VDBPSADBWZrri", // TODO: 512-bit ops require ports 0/1 to be joined.
|
2018-03-29 04:40:24 +08:00
|
|
|
"VFPCLASSPDZ128rr",
|
|
|
|
"VFPCLASSPDZ256rr",
|
|
|
|
"VFPCLASSPDZrr",
|
|
|
|
"VFPCLASSPSZ128rr",
|
|
|
|
"VFPCLASSPSZ256rr",
|
|
|
|
"VFPCLASSPSZrr",
|
|
|
|
"VFPCLASSSDrr",
|
|
|
|
"VFPCLASSSSrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBROADCASTBrr",
|
|
|
|
"VPBROADCASTWrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPCMPBZ128rri",
|
|
|
|
"VPCMPBZ256rri",
|
|
|
|
"VPCMPBZrri",
|
|
|
|
"VPCMPDZ128rri",
|
|
|
|
"VPCMPDZ256rri",
|
|
|
|
"VPCMPDZrri",
|
|
|
|
"VPCMPEQBZ128rr",
|
|
|
|
"VPCMPEQBZ256rr",
|
|
|
|
"VPCMPEQBZrr",
|
|
|
|
"VPCMPEQDZ128rr",
|
|
|
|
"VPCMPEQDZ256rr",
|
|
|
|
"VPCMPEQDZrr",
|
|
|
|
"VPCMPEQQZ128rr",
|
|
|
|
"VPCMPEQQZ256rr",
|
|
|
|
"VPCMPEQQZrr",
|
|
|
|
"VPCMPEQWZ128rr",
|
|
|
|
"VPCMPEQWZ256rr",
|
|
|
|
"VPCMPEQWZrr",
|
|
|
|
"VPCMPGTBZ128rr",
|
|
|
|
"VPCMPGTBZ256rr",
|
|
|
|
"VPCMPGTBZrr",
|
|
|
|
"VPCMPGTDZ128rr",
|
|
|
|
"VPCMPGTDZ256rr",
|
|
|
|
"VPCMPGTDZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPCMPGTQYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPCMPGTQZ128rr",
|
|
|
|
"VPCMPGTQZ256rr",
|
|
|
|
"VPCMPGTQZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PCMPGTQrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPCMPGTWZ128rr",
|
|
|
|
"VPCMPGTWZ256rr",
|
|
|
|
"VPCMPGTWZrr",
|
|
|
|
"VPCMPQZ128rri",
|
|
|
|
"VPCMPQZ256rri",
|
|
|
|
"VPCMPQZrri",
|
|
|
|
"VPCMPUBZ128rri",
|
|
|
|
"VPCMPUBZ256rri",
|
|
|
|
"VPCMPUBZrri",
|
|
|
|
"VPCMPUDZ128rri",
|
|
|
|
"VPCMPUDZ256rri",
|
|
|
|
"VPCMPUDZrri",
|
|
|
|
"VPCMPUQZ128rri",
|
|
|
|
"VPCMPUQZ256rri",
|
|
|
|
"VPCMPUQZrri",
|
|
|
|
"VPCMPUWZ128rri",
|
|
|
|
"VPCMPUWZ256rri",
|
|
|
|
"VPCMPUWZrri",
|
|
|
|
"VPCMPWZ128rri",
|
|
|
|
"VPCMPWZ256rri",
|
|
|
|
"VPCMPWZrri",
|
|
|
|
"VPMAXSQZ128rr",
|
|
|
|
"VPMAXSQZ256rr",
|
|
|
|
"VPMAXSQZrr",
|
|
|
|
"VPMAXUQZ128rr",
|
|
|
|
"VPMAXUQZ256rr",
|
|
|
|
"VPMAXUQZrr",
|
|
|
|
"VPMINSQZ128rr",
|
|
|
|
"VPMINSQZ256rr",
|
|
|
|
"VPMINSQZrr",
|
|
|
|
"VPMINUQZ128rr",
|
|
|
|
"VPMINUQZ256rr",
|
|
|
|
"VPMINUQZrr",
|
2018-04-18 03:35:19 +08:00
|
|
|
"VPSADBWZrr", // TODO: 512-bit ops require ports 0/1 to be joined.
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPTESTMBZ128rr",
|
|
|
|
"VPTESTMBZ256rr",
|
|
|
|
"VPTESTMBZrr",
|
|
|
|
"VPTESTMDZ128rr",
|
|
|
|
"VPTESTMDZ256rr",
|
|
|
|
"VPTESTMDZrr",
|
|
|
|
"VPTESTMQZ128rr",
|
|
|
|
"VPTESTMQZ256rr",
|
|
|
|
"VPTESTMQZrr",
|
|
|
|
"VPTESTMWZ128rr",
|
|
|
|
"VPTESTMWZ256rr",
|
|
|
|
"VPTESTMWZrr",
|
|
|
|
"VPTESTNMBZ128rr",
|
|
|
|
"VPTESTNMBZ256rr",
|
|
|
|
"VPTESTNMBZrr",
|
|
|
|
"VPTESTNMDZ128rr",
|
|
|
|
"VPTESTNMDZ256rr",
|
|
|
|
"VPTESTNMDZrr",
|
|
|
|
"VPTESTNMQZ128rr",
|
|
|
|
"VPTESTNMQZ256rr",
|
|
|
|
"VPTESTNMQZrr",
|
|
|
|
"VPTESTNMWZ128rr",
|
|
|
|
"VPTESTNMWZ256rr",
|
2018-04-22 04:45:12 +08:00
|
|
|
"VPTESTNMWZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup33 : SchedWriteRes<[SKXPort0,SKXPort5]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-24 21:21:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup33], (instregex "(V?)PTEST(Y?)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup34 : SchedWriteRes<[SKXPort0,SKXPort0156]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup34], (instregex "FNSTSW16r")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup35 : SchedWriteRes<[SKXPort06]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [3];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup35], (instregex "ROL(8|16|32|64)rCL",
|
|
|
|
"ROR(8|16|32|64)rCL",
|
|
|
|
"SAR(8|16|32|64)rCL",
|
|
|
|
"SHL(8|16|32|64)rCL",
|
|
|
|
"SHR(8|16|32|64)rCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup36 : SchedWriteRes<[SKXPort0156]> {
|
2018-04-20 02:00:17 +08:00
|
|
|
let Latency = 2;
|
2017-10-08 20:52:54 +08:00
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [3];
|
|
|
|
}
|
2018-04-20 02:00:17 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup36], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
|
|
|
|
XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
|
|
|
|
XCHG16ar, XCHG32ar, XCHG64ar)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup37 : SchedWriteRes<[SKXPort0,SKXPort5]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,2];
|
|
|
|
}
|
2018-04-20 01:32:10 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup37], (instregex "MMX_PH(ADD|SUB)SWrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup38 : SchedWriteRes<[SKXPort5,SKXPort01]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-04-29 23:33:15 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup38], (instregex "(V?)PH(ADD|SUB)SW(Y?)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup39 : SchedWriteRes<[SKXPort5,SKXPort05]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-04-20 01:32:10 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup39], (instregex "MMX_PH(ADD|SUB)(D|W)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup41 : SchedWriteRes<[SKXPort5,SKXPort0156]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup41], (instregex "MMX_PACKSSDWirr",
|
|
|
|
"MMX_PACKSSWBirr",
|
|
|
|
"MMX_PACKUSWBirr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup42 : SchedWriteRes<[SKXPort6,SKXPort0156]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,2];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup42], (instregex "CLD")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup43 : SchedWriteRes<[SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,2];
|
|
|
|
}
|
2018-04-27 21:32:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup43], (instrs MFENCE)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup44 : SchedWriteRes<[SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,2];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup44], (instregex "RCL(8|16|32|64)r1",
|
|
|
|
"RCL(8|16|32|64)ri",
|
|
|
|
"RCR(8|16|32|64)r1",
|
|
|
|
"RCR(8|16|32|64)ri")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup45 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup45], (instregex "FNSTSWm")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup46 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort06]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,2];
|
|
|
|
}
|
2018-01-19 13:47:32 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup46], (instregex "SET(A|BE)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup47 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup47], (instregex "CALL(16|32|64)r")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup48 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 3;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup48], (instregex "CALL64pcrel32")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup49 : SchedWriteRes<[SKXPort0]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-05-05 01:47:46 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup49], (instregex "MUL_FPrST0",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MUL_FST0r",
|
2018-04-21 23:16:59 +08:00
|
|
|
"MUL_FrST0")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup50 : SchedWriteRes<[SKXPort015]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-29 23:33:15 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup50], (instregex "VCVTDQ2PSYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTDQ2PSZ128rr",
|
|
|
|
"VCVTDQ2PSZ256rr",
|
|
|
|
"VCVTDQ2PSZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)CVTDQ2PSrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPD2QQZ128rr",
|
|
|
|
"VCVTPD2QQZ256rr",
|
|
|
|
"VCVTPD2QQZrr",
|
|
|
|
"VCVTPD2UQQZ128rr",
|
|
|
|
"VCVTPD2UQQZ256rr",
|
|
|
|
"VCVTPD2UQQZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2DQYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2DQZ128rr",
|
|
|
|
"VCVTPS2DQZ256rr",
|
|
|
|
"VCVTPS2DQZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)CVTPS2DQrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2UDQZ128rr",
|
|
|
|
"VCVTPS2UDQZ256rr",
|
|
|
|
"VCVTPS2UDQZrr",
|
|
|
|
"VCVTQQ2PDZ128rr",
|
|
|
|
"VCVTQQ2PDZ256rr",
|
|
|
|
"VCVTQQ2PDZrr",
|
|
|
|
"VCVTTPD2QQZ128rr",
|
|
|
|
"VCVTTPD2QQZ256rr",
|
|
|
|
"VCVTTPD2QQZrr",
|
|
|
|
"VCVTTPD2UQQZ128rr",
|
|
|
|
"VCVTTPD2UQQZ256rr",
|
|
|
|
"VCVTTPD2UQQZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTPS2DQYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPS2DQZ128rr",
|
|
|
|
"VCVTTPS2DQZ256rr",
|
|
|
|
"VCVTTPS2DQZrr",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)CVTTPS2DQrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPS2UDQZ128rr",
|
|
|
|
"VCVTTPS2UDQZ256rr",
|
|
|
|
"VCVTTPS2UDQZrr",
|
|
|
|
"VCVTUDQ2PSZ128rr",
|
|
|
|
"VCVTUDQ2PSZ256rr",
|
|
|
|
"VCVTUDQ2PSZrr",
|
|
|
|
"VCVTUQQ2PDZ128rr",
|
|
|
|
"VCVTUQQ2PDZ256rr",
|
2018-05-04 02:22:49 +08:00
|
|
|
"VCVTUQQ2PDZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup51 : SchedWriteRes<[SKXPort5]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-04-22 18:39:16 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup51], (instregex "VEXPANDPDZ128rr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VEXPANDPDZ256rr",
|
|
|
|
"VEXPANDPDZrr",
|
|
|
|
"VEXPANDPSZ128rr",
|
|
|
|
"VEXPANDPSZ256rr",
|
|
|
|
"VEXPANDPSZrr",
|
|
|
|
"VPEXPANDDZ128rr",
|
|
|
|
"VPEXPANDDZ256rr",
|
|
|
|
"VPEXPANDDZrr",
|
|
|
|
"VPEXPANDQZ128rr",
|
|
|
|
"VPEXPANDQZ256rr",
|
|
|
|
"VPEXPANDQZrr",
|
|
|
|
"VPMOVDBZ128rr",
|
|
|
|
"VPMOVDBZ256rr",
|
|
|
|
"VPMOVDBZrr",
|
|
|
|
"VPMOVDWZ128rr",
|
|
|
|
"VPMOVDWZ256rr",
|
|
|
|
"VPMOVDWZrr",
|
|
|
|
"VPMOVQBZ128rr",
|
|
|
|
"VPMOVQBZ256rr",
|
|
|
|
"VPMOVQBZrr",
|
|
|
|
"VPMOVQWZ128rr",
|
|
|
|
"VPMOVQWZ256rr",
|
|
|
|
"VPMOVQWZrr",
|
|
|
|
"VPMOVSDBZ128rr",
|
|
|
|
"VPMOVSDBZ256rr",
|
|
|
|
"VPMOVSDBZrr",
|
|
|
|
"VPMOVSDWZ128rr",
|
|
|
|
"VPMOVSDWZ256rr",
|
|
|
|
"VPMOVSDWZrr",
|
|
|
|
"VPMOVSQBZ128rr",
|
|
|
|
"VPMOVSQBZ256rr",
|
|
|
|
"VPMOVSQBZrr",
|
|
|
|
"VPMOVSQDZ128rr",
|
|
|
|
"VPMOVSQDZ256rr",
|
|
|
|
"VPMOVSQDZrr",
|
|
|
|
"VPMOVSQWZ128rr",
|
|
|
|
"VPMOVSQWZ256rr",
|
|
|
|
"VPMOVSQWZrr",
|
|
|
|
"VPMOVSWBZ128rr",
|
|
|
|
"VPMOVSWBZ256rr",
|
|
|
|
"VPMOVSWBZrr",
|
|
|
|
"VPMOVUSDBZ128rr",
|
|
|
|
"VPMOVUSDBZ256rr",
|
|
|
|
"VPMOVUSDBZrr",
|
|
|
|
"VPMOVUSDWZ128rr",
|
|
|
|
"VPMOVUSDWZ256rr",
|
|
|
|
"VPMOVUSDWZrr",
|
|
|
|
"VPMOVUSQBZ128rr",
|
|
|
|
"VPMOVUSQBZ256rr",
|
|
|
|
"VPMOVUSQBZrr",
|
|
|
|
"VPMOVUSQDZ128rr",
|
|
|
|
"VPMOVUSQDZ256rr",
|
|
|
|
"VPMOVUSQDZrr",
|
|
|
|
"VPMOVUSQWZ128rr",
|
|
|
|
"VPMOVUSQWZ256rr",
|
|
|
|
"VPMOVUSQWZrr",
|
|
|
|
"VPMOVUSWBZ128rr",
|
|
|
|
"VPMOVUSWBZ256rr",
|
|
|
|
"VPMOVUSWBZrr",
|
|
|
|
"VPMOVWBZ128rr",
|
|
|
|
"VPMOVWBZ256rr",
|
|
|
|
"VPMOVWBZrr")>;
|
2018-03-22 12:23:41 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
def SKXWriteResGroup52 : SchedWriteRes<[SKXPort1,SKXPort5]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-23 03:22:51 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup52], (instrs IMUL64r, MUL64r, MULX64rr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup52_16 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 4;
|
2018-04-19 13:34:05 +08:00
|
|
|
let ResourceCycles = [1,1,2];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup52_16], (instrs IMUL16r, MUL16r)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup54 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort237]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup54], (instregex "IST(T?)_FP(16|32|64)m",
|
|
|
|
"IST_F(16|32)m",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPMOVQDZ128mr(b?)",
|
|
|
|
"VPMOVQDZ256mr(b?)",
|
|
|
|
"VPMOVQDZmr(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup55 : SchedWriteRes<[SKXPort0156]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [4];
|
|
|
|
}
|
2018-04-24 00:10:50 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup55], (instrs FNCLEX)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup56 : SchedWriteRes<[SKXPort015,SKXPort0156]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,3];
|
|
|
|
}
|
2018-04-27 21:32:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup56], (instrs VZEROUPPER)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup57 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort0156]> {
|
|
|
|
let Latency = 4;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,2];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup58 : SchedWriteRes<[SKXPort23]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-22 05:59:36 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MOVSX(16|32|64)rm32",
|
|
|
|
"MOVSX(16|32|64)rm8",
|
|
|
|
"MOVZX(16|32|64)rm16",
|
|
|
|
"MOVZX(16|32|64)rm8",
|
2018-04-22 05:59:36 +08:00
|
|
|
"(V?)MOVDDUPrm")>; // TODO: Should this be SKXWriteResGroup71?
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup59 : SchedWriteRes<[SKXPort015]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup59], (instregex "VCVTSD2SSZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup60 : SchedWriteRes<[SKXPort0,SKXPort5]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup60], (instregex "(V?)CVTDQ2PDrr",
|
|
|
|
"MMX_CVTPI2PDirr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup61 : SchedWriteRes<[SKXPort5,SKXPort015]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup61], (instregex "CVTPD2DQrr",
|
|
|
|
"CVTPD2PSrr",
|
|
|
|
"CVTPS2PDrr",
|
|
|
|
"CVTSD2SSrr",
|
|
|
|
"CVTSI642SDrr",
|
|
|
|
"CVTSI2SDrr",
|
|
|
|
"CVTSI2SSrr",
|
|
|
|
"CVTSS2SDrr",
|
|
|
|
"CVTTPD2DQrr",
|
|
|
|
"MMX_CVTPD2PIirr",
|
|
|
|
"MMX_CVTPS2PIirr",
|
|
|
|
"MMX_CVTTPD2PIirr",
|
|
|
|
"MMX_CVTTPS2PIirr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTDQ2PDZ128rr",
|
|
|
|
"VCVTPD2DQZ128rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPD2DQrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPD2PSZ128rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPD2PSrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPD2UDQZ128rr",
|
|
|
|
"VCVTPH2PSZ128rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPH2PSrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2PDZ128rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2PDrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2PHZ128rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2PHrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2QQZ128rr",
|
|
|
|
"VCVTPS2UQQZ128rr",
|
|
|
|
"VCVTQQ2PSZ128rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSD2SSrr",
|
|
|
|
"VCVTSI642SDrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSI2SDZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSI2SDrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSI2SSZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSI2SSrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSI642SDZrr",
|
|
|
|
"VCVTSS2SDZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSS2SDrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPD2DQZ128rr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTPD2DQrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPD2UDQZ128rr",
|
|
|
|
"VCVTTPS2QQZ128rr",
|
|
|
|
"VCVTTPS2UQQZ128rr",
|
|
|
|
"VCVTUDQ2PDZ128rr",
|
|
|
|
"VCVTUQQ2PSZ128rr",
|
|
|
|
"VCVTUSI2SDZrr",
|
|
|
|
"VCVTUSI2SSZrr",
|
|
|
|
"VCVTUSI642SDZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup62 : SchedWriteRes<[SKXPort5,SKXPort015]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup62], (instregex "VPCONFLICTQZ128rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup63 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort06]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup63], (instregex "STR(16|32|64)r")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup64 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort0156]> {
|
2018-03-23 03:22:51 +08:00
|
|
|
let Latency = 4;
|
2017-10-08 20:52:54 +08:00
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-23 03:22:51 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup64], (instrs IMUL32r, MUL32r, MULX32rr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup65 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort015]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup65], (instregex "VCVTPS2PHZ128mr(b?)",
|
|
|
|
"VCVTPS2PHZ256mr(b?)",
|
|
|
|
"VCVTPS2PHZmr(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup66 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort237]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,2,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup66], (instregex "VPMOVDBZ128mr(b?)",
|
|
|
|
"VPMOVDBZ256mr(b?)",
|
|
|
|
"VPMOVDBZmr(b?)",
|
|
|
|
"VPMOVDWZ128mr(b?)",
|
|
|
|
"VPMOVDWZ256mr(b?)",
|
|
|
|
"VPMOVDWZmr(b?)",
|
|
|
|
"VPMOVQBZ128mr(b?)",
|
|
|
|
"VPMOVQBZ256mr(b?)",
|
|
|
|
"VPMOVQBZmr(b?)",
|
|
|
|
"VPMOVQWZ128mr(b?)",
|
|
|
|
"VPMOVQWZ256mr(b?)",
|
|
|
|
"VPMOVQWZmr(b?)",
|
|
|
|
"VPMOVSDBZ128mr(b?)",
|
|
|
|
"VPMOVSDBZ256mr(b?)",
|
|
|
|
"VPMOVSDBZmr(b?)",
|
|
|
|
"VPMOVSDWZ128mr(b?)",
|
|
|
|
"VPMOVSDWZ256mr(b?)",
|
|
|
|
"VPMOVSDWZmr(b?)",
|
|
|
|
"VPMOVSQBZ128mr(b?)",
|
|
|
|
"VPMOVSQBZ256mr(b?)",
|
|
|
|
"VPMOVSQBZmr(b?)",
|
|
|
|
"VPMOVSQDZ128mr(b?)",
|
|
|
|
"VPMOVSQDZ256mr(b?)",
|
|
|
|
"VPMOVSQDZmr(b?)",
|
|
|
|
"VPMOVSQWZ128mr(b?)",
|
|
|
|
"VPMOVSQWZ256mr(b?)",
|
|
|
|
"VPMOVSQWZmr(b?)",
|
|
|
|
"VPMOVSWBZ128mr(b?)",
|
|
|
|
"VPMOVSWBZ256mr(b?)",
|
|
|
|
"VPMOVSWBZmr(b?)",
|
|
|
|
"VPMOVUSDBZ128mr(b?)",
|
|
|
|
"VPMOVUSDBZ256mr(b?)",
|
|
|
|
"VPMOVUSDBZmr(b?)",
|
|
|
|
"VPMOVUSDWZ128mr(b?)",
|
|
|
|
"VPMOVUSDWZ256mr(b?)",
|
|
|
|
"VPMOVUSDWZmr(b?)",
|
|
|
|
"VPMOVUSQBZ128mr(b?)",
|
|
|
|
"VPMOVUSQBZ256mr(b?)",
|
|
|
|
"VPMOVUSQBZmr(b?)",
|
|
|
|
"VPMOVUSQDZ128mr(b?)",
|
|
|
|
"VPMOVUSQDZ256mr(b?)",
|
|
|
|
"VPMOVUSQDZmr(b?)",
|
|
|
|
"VPMOVUSQWZ128mr(b?)",
|
|
|
|
"VPMOVUSQWZ256mr(b?)",
|
|
|
|
"VPMOVUSQWZmr(b?)",
|
|
|
|
"VPMOVUSWBZ128mr(b?)",
|
|
|
|
"VPMOVUSWBZ256mr(b?)",
|
|
|
|
"VPMOVUSWBZmr(b?)",
|
|
|
|
"VPMOVWBZ128mr(b?)",
|
|
|
|
"VPMOVWBZ256mr(b?)",
|
|
|
|
"VPMOVWBZmr(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup67 : SchedWriteRes<[SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,4];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup67], (instregex "XSETBV")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup68 : SchedWriteRes<[SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [2,3];
|
|
|
|
}
|
2018-03-19 08:56:09 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup68], (instregex "CMPXCHG(8|16|32|64)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup69 : SchedWriteRes<[SKXPort4,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 5;
|
|
|
|
let NumMicroOps = 6;
|
|
|
|
let ResourceCycles = [1,1,4];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup69], (instregex "PUSHF16",
|
|
|
|
"PUSHF64")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup71 : SchedWriteRes<[SKXPort23]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup71], (instregex "LDDQUrm",
|
|
|
|
"MOVAPDrm",
|
|
|
|
"MOVAPSrm",
|
|
|
|
"MOVDQArm",
|
|
|
|
"MOVDQUrm",
|
|
|
|
"MOVNTDQArm",
|
|
|
|
"MOVSHDUPrm",
|
|
|
|
"MOVSLDUPrm",
|
|
|
|
"MOVUPDrm",
|
|
|
|
"MOVUPSrm",
|
|
|
|
"VBROADCASTSSrm",
|
|
|
|
"VLDDQUrm",
|
|
|
|
"VMOVAPDrm",
|
|
|
|
"VMOVAPSrm",
|
|
|
|
"VMOVDQArm",
|
|
|
|
"VMOVDQUrm",
|
|
|
|
"VMOVNTDQArm",
|
|
|
|
"VMOVSHDUPrm",
|
|
|
|
"VMOVSLDUPrm",
|
|
|
|
"VMOVUPDrm",
|
|
|
|
"VMOVUPSrm",
|
|
|
|
"VPBROADCASTDrm",
|
|
|
|
"VPBROADCASTQrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup72 : SchedWriteRes<[SKXPort0]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [2];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup72], (instregex "MMX_CVTPI2PSirr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCOMPRESSPDZ128rr",
|
|
|
|
"VCOMPRESSPDZ256rr",
|
|
|
|
"VCOMPRESSPDZrr",
|
|
|
|
"VCOMPRESSPSZ128rr",
|
|
|
|
"VCOMPRESSPSZ256rr",
|
|
|
|
"VCOMPRESSPSZrr",
|
|
|
|
"VPCOMPRESSDZ128rr",
|
|
|
|
"VPCOMPRESSDZ256rr",
|
|
|
|
"VPCOMPRESSDZrr",
|
|
|
|
"VPCOMPRESSQZ128rr",
|
|
|
|
"VPCOMPRESSQZ256rr",
|
|
|
|
"VPCOMPRESSQZrr",
|
|
|
|
"VPERMWZ128rr",
|
|
|
|
"VPERMWZ256rr",
|
|
|
|
"VPERMWZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup73 : SchedWriteRes<[SKXPort0,SKXPort23]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup73], (instregex "MMX_PADDSBirm",
|
|
|
|
"MMX_PADDSWirm",
|
|
|
|
"MMX_PADDUSBirm",
|
|
|
|
"MMX_PADDUSWirm",
|
|
|
|
"MMX_PAVGBirm",
|
|
|
|
"MMX_PAVGWirm",
|
|
|
|
"MMX_PCMPEQBirm",
|
|
|
|
"MMX_PCMPEQDirm",
|
|
|
|
"MMX_PCMPEQWirm",
|
|
|
|
"MMX_PCMPGTBirm",
|
|
|
|
"MMX_PCMPGTDirm",
|
|
|
|
"MMX_PCMPGTWirm",
|
|
|
|
"MMX_PMAXSWirm",
|
|
|
|
"MMX_PMAXUBirm",
|
|
|
|
"MMX_PMINSWirm",
|
|
|
|
"MMX_PMINUBirm",
|
|
|
|
"MMX_PSUBSBirm",
|
|
|
|
"MMX_PSUBSWirm",
|
|
|
|
"MMX_PSUBUSBirm",
|
|
|
|
"MMX_PSUBUSWirm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup74 : SchedWriteRes<[SKXPort0,SKXPort015]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup74], (instregex "CVTSD2SI64rr",
|
|
|
|
"CVTSD2SIrr",
|
|
|
|
"CVTSS2SI64rr",
|
|
|
|
"CVTSS2SIrr",
|
|
|
|
"CVTTSD2SI64rr",
|
|
|
|
"CVTTSD2SIrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSD2SI64Zrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSD2SI64rr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSD2SIZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSD2SIrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSD2USI64Zrr",
|
|
|
|
"VCVTSD2USIZrr",
|
|
|
|
"VCVTSS2SI64Zrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSS2SI64rr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSS2SIZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSS2SIrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSS2USIZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTSD2SI64Zrr(b?)",
|
|
|
|
"VCVTTSD2SI64rr",
|
|
|
|
"VCVTTSD2SIZrr(b?)",
|
|
|
|
"VCVTTSD2SIrr",
|
|
|
|
"VCVTTSD2USI64Zrr(b?)",
|
|
|
|
"VCVTTSD2USIZrr(b?)",
|
|
|
|
"VCVTTSS2USIZrr(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup76 : SchedWriteRes<[SKXPort6,SKXPort23]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup76], (instregex "FARJMP64",
|
|
|
|
"JMP(16|32|64)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup77 : SchedWriteRes<[SKXPort23,SKXPort05]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-20 01:32:10 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup77], (instregex "MMX_PABS(B|D|W)rm",
|
|
|
|
"MMX_PADD(B|D|Q|W)irm",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MMX_PANDNirm",
|
|
|
|
"MMX_PANDirm",
|
|
|
|
"MMX_PORirm",
|
2018-04-20 01:32:10 +08:00
|
|
|
"MMX_PSIGN(B|D|W)rm",
|
|
|
|
"MMX_PSUB(B|D|Q|W)irm",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MMX_PXORirm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup78 : SchedWriteRes<[SKXPort23,SKXPort06]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-24 06:19:55 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup78], (instregex "BT(16|32|64)mi8")>;
|
2018-04-07 01:12:18 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup78, ReadAfterLd], (instrs ADC8rm, ADC16rm, ADC32rm, ADC64rm,
|
|
|
|
ADCX32rm, ADCX64rm,
|
|
|
|
ADOX32rm, ADOX64rm,
|
|
|
|
SBB8rm, SBB16rm, SBB32rm, SBB64rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup79 : SchedWriteRes<[SKXPort23,SKXPort15]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup79], (instregex "ANDN(32|64)rm",
|
|
|
|
"BLSI(32|64)rm",
|
|
|
|
"BLSMSK(32|64)rm",
|
|
|
|
"BLSR(32|64)rm",
|
|
|
|
"MOVBE(16|32|64)rm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup80 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup80], (instregex "VMOV(64to|QI2)PQIZrm(b?)",
|
|
|
|
"VMOVDI2PDIZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup81 : SchedWriteRes<[SKXPort23,SKXPort0156]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-18 16:38:06 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup81], (instrs POP16r, POP32r, POP64r)>;
|
2018-04-07 00:16:48 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup81], (instregex "POP(16|32|64)rmr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup82 : SchedWriteRes<[SKXPort5,SKXPort015]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup82], (instregex "CVTSI642SSrr",
|
|
|
|
"VCVTSI642SSrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSI642SSZrr",
|
2018-04-22 23:25:59 +08:00
|
|
|
"VCVTUSI642SSZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup83 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,2,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup83], (instregex "SHLD(16|32|64)rrCL",
|
|
|
|
"SHRD(16|32|64)rrCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup84 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup84], (instregex "SLDT(16|32|64)r")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup86 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup86], (instregex "BTC(16|32|64)mi8",
|
|
|
|
"BTR(16|32|64)mi8",
|
|
|
|
"BTS(16|32|64)mi8",
|
|
|
|
"SAR(8|16|32|64)m1",
|
|
|
|
"SAR(8|16|32|64)mi",
|
|
|
|
"SHL(8|16|32|64)m1",
|
|
|
|
"SHL(8|16|32|64)mi",
|
|
|
|
"SHR(8|16|32|64)m1",
|
|
|
|
"SHR(8|16|32|64)mi")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup87 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
2018-04-07 00:16:48 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup87], (instregex "POP(16|32|64)rmm",
|
|
|
|
"PUSH(16|32|64)rmm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup88 : SchedWriteRes<[SKXPort6,SKXPort0156]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 6;
|
|
|
|
let ResourceCycles = [1,5];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup88], (instregex "STD")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup89 : SchedWriteRes<[SKXPort23]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup89], (instregex "LD_F(32|64|80)m",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VBROADCASTF128",
|
|
|
|
"VBROADCASTI128",
|
|
|
|
"VBROADCASTSDYrm",
|
|
|
|
"VBROADCASTSSYrm",
|
|
|
|
"VLDDQUYrm",
|
|
|
|
"VMOVAPDYrm",
|
|
|
|
"VMOVAPSYrm",
|
|
|
|
"VMOVDDUPYrm",
|
|
|
|
"VMOVDQAYrm",
|
|
|
|
"VMOVDQUYrm",
|
|
|
|
"VMOVNTDQAYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVNTDQAZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMOVSHDUPYrm",
|
|
|
|
"VMOVSLDUPYrm",
|
|
|
|
"VMOVUPDYrm",
|
|
|
|
"VMOVUPSYrm",
|
|
|
|
"VPBROADCASTDYrm",
|
|
|
|
"VPBROADCASTQYrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup90 : SchedWriteRes<[SKXPort0,SKXPort5]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup90], (instregex "VCVTDQ2PDYrr")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup92 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-05-03 01:58:50 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup92], (instregex "VMOVSDZrm(b?)",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVSSZrm(b?)",
|
|
|
|
"VPACKSSDWZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PACKSSDWrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPACKSSWBZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PACKSSWBrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPACKUSDWZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PACKUSDWrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPACKUSWBZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PACKUSWBrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPALIGNRZ128rmi(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PALIGNRrmi",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPBROADCASTBZ128m(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBROADCASTBrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPBROADCASTWZ128m(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBROADCASTWrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSHUFDZ128m(b?)i",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSHUFDmi",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSHUFHWZ128mi(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSHUFHWmi",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSHUFLWZ128mi(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSHUFLWmi",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSLLDQZ128rm(b?)",
|
|
|
|
"VPSRLDQZ128rm(b?)",
|
|
|
|
"VPUNPCKHBWZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PUNPCKHBWrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPUNPCKHDQZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PUNPCKHDQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPUNPCKHQDQZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PUNPCKHQDQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPUNPCKHWDZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PUNPCKHWDrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPUNPCKLBWZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PUNPCKLBWrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPUNPCKLDQZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PUNPCKLDQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPUNPCKLQDQZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PUNPCKLQDQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPUNPCKLWDZ128rm(b?)",
|
2018-05-03 01:58:50 +08:00
|
|
|
"(V?)PUNPCKLWDrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-05-03 02:48:23 +08:00
|
|
|
def SKXWriteResGroup92a : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 6;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup92a], (instregex "MMX_PSHUFBrm")>;
|
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
def SKXWriteResGroup93 : SchedWriteRes<[SKXPort5,SKXPort015]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup93], (instregex "VCVTDQ2PDZ256rr",
|
|
|
|
"VCVTDQ2PDZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPD2DQYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPD2DQZ256rr",
|
|
|
|
"VCVTPD2DQZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPD2PSYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPD2PSZ256rr",
|
|
|
|
"VCVTPD2PSZrr",
|
|
|
|
"VCVTPD2UDQZ256rr",
|
|
|
|
"VCVTPD2UDQZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPH2PSYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPH2PSZ256rr",
|
|
|
|
"VCVTPH2PSZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2PDYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2PDZ256rr",
|
|
|
|
"VCVTPS2PDZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2PHYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2PHZ256rr",
|
|
|
|
"VCVTPS2PHZrr",
|
|
|
|
"VCVTPS2QQZ256rr",
|
|
|
|
"VCVTPS2QQZrr",
|
|
|
|
"VCVTPS2UQQZ256rr",
|
|
|
|
"VCVTPS2UQQZrr",
|
|
|
|
"VCVTQQ2PSZ256rr",
|
|
|
|
"VCVTQQ2PSZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTPD2DQYrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPD2DQZ256rr",
|
|
|
|
"VCVTTPD2DQZrr",
|
|
|
|
"VCVTTPD2UDQZ256rr",
|
|
|
|
"VCVTTPD2UDQZrr",
|
|
|
|
"VCVTTPS2QQZ256rr",
|
|
|
|
"VCVTTPS2QQZrr",
|
|
|
|
"VCVTTPS2UQQZ256rr",
|
|
|
|
"VCVTTPS2UQQZrr",
|
|
|
|
"VCVTUDQ2PDZ256rr",
|
|
|
|
"VCVTUDQ2PDZrr",
|
|
|
|
"VCVTUQQ2PSZ256rr",
|
|
|
|
"VCVTUQQ2PSZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
|
|
|
|
def SKXWriteResGroup95 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-29 23:33:15 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup95], (instregex "VBLENDMPDZ128rm(b?)",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VBLENDMPSZ128rm(b?)",
|
|
|
|
"VBROADCASTI32X2Z128m(b?)",
|
|
|
|
"VBROADCASTSSZ128m(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VINSERTF128rm",
|
|
|
|
"VINSERTI128rm",
|
|
|
|
"VMASKMOVPDrm",
|
|
|
|
"VMASKMOVPSrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVAPDZ128rm(b?)",
|
|
|
|
"VMOVAPSZ128rm(b?)",
|
|
|
|
"VMOVDDUPZ128rm(b?)",
|
|
|
|
"VMOVDQA32Z128rm(b?)",
|
|
|
|
"VMOVDQA64Z128rm(b?)",
|
|
|
|
"VMOVDQU16Z128rm(b?)",
|
|
|
|
"VMOVDQU32Z128rm(b?)",
|
|
|
|
"VMOVDQU64Z128rm(b?)",
|
|
|
|
"VMOVDQU8Z128rm(b?)",
|
|
|
|
"VMOVNTDQAZ128rm(b?)",
|
|
|
|
"VMOVSHDUPZ128rm(b?)",
|
|
|
|
"VMOVSLDUPZ128rm(b?)",
|
|
|
|
"VMOVUPDZ128rm(b?)",
|
|
|
|
"VMOVUPSZ128rm(b?)",
|
|
|
|
"VPADDBZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDBrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDDZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDDrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDQZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDWZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PADDWrm",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBLENDDrmi",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPBLENDMBZ128rm(b?)",
|
|
|
|
"VPBLENDMDZ128rm(b?)",
|
|
|
|
"VPBLENDMQZ128rm(b?)",
|
|
|
|
"VPBLENDMWZ128rm(b?)",
|
|
|
|
"VPBROADCASTDZ128m(b?)",
|
|
|
|
"VPBROADCASTQZ128m(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPMASKMOVDrm",
|
|
|
|
"VPMASKMOVQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBBZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBBrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBDZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBDrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBQZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBWZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PSUBWrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPTERNLOGDZ128rm(b?)i",
|
2018-04-21 05:16:05 +08:00
|
|
|
"VPTERNLOGQZ128rm(b?)i")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup96 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup96], (instregex "MMX_PACKSSDWirm",
|
|
|
|
"MMX_PACKSSWBirm",
|
|
|
|
"MMX_PACKUSWBirm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup97 : SchedWriteRes<[SKXPort5,SKXPort015]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup97], (instregex "VPERMI2W128rr",
|
|
|
|
"VPERMI2W256rr",
|
|
|
|
"VPERMI2Wrr",
|
|
|
|
"VPERMT2W128rr",
|
|
|
|
"VPERMT2W256rr",
|
|
|
|
"VPERMT2Wrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup98 : SchedWriteRes<[SKXPort23,SKXPort06]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,2];
|
|
|
|
}
|
2018-01-19 13:47:32 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup98], (instregex "CMOV(A|BE)(16|32|64)rm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup99 : SchedWriteRes<[SKXPort23,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,2];
|
|
|
|
}
|
2018-04-06 05:16:26 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup99], (instrs LEAVE, LEAVE64,
|
|
|
|
SCASB, SCASL, SCASQ, SCASW)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup100 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort015]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup100], (instregex "CVTTSS2SI64rr",
|
|
|
|
"CVTTSS2SIrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSS2USI64Zrr",
|
|
|
|
"VCVTTSS2SI64Zrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTSS2SI64rr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTSS2SIZrr",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTSS2SIrr",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTSS2USI64Zrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup101 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort05]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup101], (instregex "FLDCW16m")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup103 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup103], (instregex "KMOVBkm",
|
|
|
|
"KMOVDkm",
|
|
|
|
"KMOVQkm",
|
|
|
|
"KMOVWkm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup104 : SchedWriteRes<[SKXPort6,SKXPort23,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup104], (instregex "LRETQ",
|
|
|
|
"RETQ")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup106 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort237]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,2,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup106], (instregex "VCOMPRESSPDZ128mr(b?)",
|
|
|
|
"VCOMPRESSPDZ256mr(b?)",
|
|
|
|
"VCOMPRESSPDZmr(b?)",
|
|
|
|
"VCOMPRESSPSZ128mr(b?)",
|
|
|
|
"VCOMPRESSPSZ256mr(b?)",
|
|
|
|
"VCOMPRESSPSZmr(b?)",
|
|
|
|
"VPCOMPRESSDZ128mr(b?)",
|
|
|
|
"VPCOMPRESSDZ256mr(b?)",
|
|
|
|
"VPCOMPRESSDZmr(b?)",
|
|
|
|
"VPCOMPRESSQZ128mr(b?)",
|
|
|
|
"VPCOMPRESSQZ256mr(b?)",
|
|
|
|
"VPCOMPRESSQZmr(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup107 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,1,1,2];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup107], (instregex "ROL(8|16|32|64)m1",
|
|
|
|
"ROL(8|16|32|64)mi",
|
|
|
|
"ROR(8|16|32|64)m1",
|
|
|
|
"ROR(8|16|32|64)mi")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup108 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,1,1,2];
|
|
|
|
}
|
2018-03-19 08:56:09 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup108], (instregex "XADD(8|16|32|64)rm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup109 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,1,1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup109], (instregex "CALL(16|32|64)m",
|
|
|
|
"FARCALL64")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup110 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 7;
|
|
|
|
let ResourceCycles = [1,2,2,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup110], (instrs VPSCATTERDQZ128mr,
|
|
|
|
VPSCATTERQQZ128mr,
|
|
|
|
VSCATTERDPDZ128mr,
|
|
|
|
VSCATTERQPDZ128mr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup111 : SchedWriteRes<[SKXPort6,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 7;
|
|
|
|
let ResourceCycles = [1,3,1,2];
|
|
|
|
}
|
2018-03-18 16:38:06 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup111], (instrs LOOP)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup112 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 11;
|
|
|
|
let ResourceCycles = [1,4,4,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup112], (instrs VPSCATTERDQZ256mr,
|
|
|
|
VPSCATTERQQZ256mr,
|
|
|
|
VSCATTERDPDZ256mr,
|
|
|
|
VSCATTERQPDZ256mr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup113 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 19;
|
|
|
|
let ResourceCycles = [1,8,8,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup113], (instrs VPSCATTERDQZmr,
|
|
|
|
VPSCATTERQQZmr,
|
|
|
|
VSCATTERDPDZmr,
|
|
|
|
VSCATTERQPDZmr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup114 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 7;
|
|
|
|
let NumMicroOps = 36;
|
|
|
|
let ResourceCycles = [1,16,1,16,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup114], (instrs VSCATTERDPSZmr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup117 : SchedWriteRes<[SKXPort0,SKXPort23]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup117], (instregex "VTESTPDrm",
|
|
|
|
"VTESTPSrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup118 : SchedWriteRes<[SKXPort1,SKXPort23]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-27 02:19:28 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup118], (instregex "PDEP(32|64)rm",
|
|
|
|
"PEXT(32|64)rm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup118_16_1 : SchedWriteRes<[SKXPort1, SKXPort0156, SKXPort23]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 3;
|
2018-03-26 01:25:37 +08:00
|
|
|
let ResourceCycles = [1,1,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-01-25 14:57:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup118_16_1], (instrs IMUL16rm, IMUL16rmi, IMUL16rmi8)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-04-19 13:34:05 +08:00
|
|
|
def SKXWriteResGroup118_16_2 : SchedWriteRes<[SKXPort1, SKXPort06, SKXPort0156, SKXPort23]> {
|
|
|
|
let Latency = 9;
|
2017-10-08 20:52:54 +08:00
|
|
|
let NumMicroOps = 5;
|
2018-04-19 13:34:05 +08:00
|
|
|
let ResourceCycles = [1,1,2,1];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup118_16_2], (instrs IMUL16m, MUL16m)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup119 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup119], (instregex "FCOM32m",
|
|
|
|
"FCOM64m",
|
|
|
|
"FCOMP32m",
|
|
|
|
"FCOMP64m",
|
|
|
|
"MMX_PSADBWirm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VFPCLASSSDrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBROADCASTBYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPBROADCASTBZ256m(b?)",
|
|
|
|
"VPBROADCASTBZm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBROADCASTWYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPBROADCASTWZ256m(b?)",
|
|
|
|
"VPBROADCASTWZm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPMOVSXBDYrm",
|
|
|
|
"VPMOVSXBQYrm",
|
2018-05-03 02:48:23 +08:00
|
|
|
"VPMOVSXWQYrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup121 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-27 23:50:33 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup121], (instregex "VBLENDMPDZ256rm(b?)",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VBLENDMPDZrm(b?)",
|
|
|
|
"VBLENDMPSZ256rm(b?)",
|
|
|
|
"VBLENDMPSZrm(b?)",
|
|
|
|
"VBROADCASTF32X2Z256m(b?)",
|
|
|
|
"VBROADCASTF32X2Zm(b?)",
|
|
|
|
"VBROADCASTF32X4Z256rm(b?)",
|
|
|
|
"VBROADCASTF32X4rm(b?)",
|
|
|
|
"VBROADCASTF32X8rm(b?)",
|
|
|
|
"VBROADCASTF64X2Z128rm(b?)",
|
|
|
|
"VBROADCASTF64X2rm(b?)",
|
|
|
|
"VBROADCASTF64X4rm(b?)",
|
|
|
|
"VBROADCASTI32X2Z256m(b?)",
|
|
|
|
"VBROADCASTI32X2Zm(b?)",
|
|
|
|
"VBROADCASTI32X4Z256rm(b?)",
|
|
|
|
"VBROADCASTI32X4rm(b?)",
|
|
|
|
"VBROADCASTI32X8rm(b?)",
|
|
|
|
"VBROADCASTI64X2Z128rm(b?)",
|
|
|
|
"VBROADCASTI64X2rm(b?)",
|
|
|
|
"VBROADCASTI64X4rm(b?)",
|
|
|
|
"VBROADCASTSDZ256m(b?)",
|
|
|
|
"VBROADCASTSDZm(b?)",
|
|
|
|
"VBROADCASTSSZ256m(b?)",
|
|
|
|
"VBROADCASTSSZm(b?)",
|
|
|
|
"VINSERTF32x4Z256rm(b?)",
|
|
|
|
"VINSERTF32x4Zrm(b?)",
|
|
|
|
"VINSERTF32x8Zrm(b?)",
|
|
|
|
"VINSERTF64x2Z256rm(b?)",
|
|
|
|
"VINSERTF64x2Zrm(b?)",
|
|
|
|
"VINSERTF64x4Zrm(b?)",
|
|
|
|
"VINSERTI32x4Z256rm(b?)",
|
|
|
|
"VINSERTI32x4Zrm(b?)",
|
|
|
|
"VINSERTI32x8Zrm(b?)",
|
|
|
|
"VINSERTI64x2Z256rm(b?)",
|
|
|
|
"VINSERTI64x2Zrm(b?)",
|
|
|
|
"VINSERTI64x4Zrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VMASKMOVPDYrm",
|
|
|
|
"VMASKMOVPSYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VMOVAPDZ256rm(b?)",
|
|
|
|
"VMOVAPDZrm(b?)",
|
|
|
|
"VMOVAPSZ256rm(b?)",
|
|
|
|
"VMOVAPSZrm(b?)",
|
|
|
|
"VMOVDDUPZ256rm(b?)",
|
|
|
|
"VMOVDDUPZrm(b?)",
|
|
|
|
"VMOVDQA32Z256rm(b?)",
|
|
|
|
"VMOVDQA32Zrm(b?)",
|
|
|
|
"VMOVDQA64Z256rm(b?)",
|
|
|
|
"VMOVDQA64Zrm(b?)",
|
|
|
|
"VMOVDQU16Z256rm(b?)",
|
|
|
|
"VMOVDQU16Zrm(b?)",
|
|
|
|
"VMOVDQU32Z256rm(b?)",
|
|
|
|
"VMOVDQU32Zrm(b?)",
|
|
|
|
"VMOVDQU64Z256rm(b?)",
|
|
|
|
"VMOVDQU64Zrm(b?)",
|
|
|
|
"VMOVDQU8Z256rm(b?)",
|
|
|
|
"VMOVDQU8Zrm(b?)",
|
|
|
|
"VMOVNTDQAZ256rm(b?)",
|
|
|
|
"VMOVSHDUPZ256rm(b?)",
|
|
|
|
"VMOVSHDUPZrm(b?)",
|
|
|
|
"VMOVSLDUPZ256rm(b?)",
|
|
|
|
"VMOVSLDUPZrm(b?)",
|
|
|
|
"VMOVUPDZ256rm(b?)",
|
|
|
|
"VMOVUPDZrm(b?)",
|
|
|
|
"VMOVUPSZ256rm(b?)",
|
|
|
|
"VMOVUPSZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDBYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDBZ256rm(b?)",
|
|
|
|
"VPADDBZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDDYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDDZ256rm(b?)",
|
|
|
|
"VPADDDZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDQYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDQZ256rm(b?)",
|
|
|
|
"VPADDQZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPADDWYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPADDWZ256rm(b?)",
|
|
|
|
"VPADDWZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPBLENDDYrmi",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPBLENDMBZ256rm(b?)",
|
|
|
|
"VPBLENDMBZrm(b?)",
|
|
|
|
"VPBLENDMDZ256rm(b?)",
|
|
|
|
"VPBLENDMDZrm(b?)",
|
|
|
|
"VPBLENDMQZ256rm(b?)",
|
|
|
|
"VPBLENDMQZrm(b?)",
|
|
|
|
"VPBLENDMWZ256rm(b?)",
|
|
|
|
"VPBLENDMWZrm(b?)",
|
|
|
|
"VPBROADCASTDZ256m(b?)",
|
|
|
|
"VPBROADCASTDZm(b?)",
|
|
|
|
"VPBROADCASTQZ256m(b?)",
|
|
|
|
"VPBROADCASTQZm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPMASKMOVDYrm",
|
|
|
|
"VPMASKMOVQYrm",
|
|
|
|
"VPSUBBYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBBZ256rm(b?)",
|
|
|
|
"VPSUBBZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPSUBDYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBDZ256rm(b?)",
|
|
|
|
"VPSUBDZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPSUBQYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBQZ256rm(b?)",
|
|
|
|
"VPSUBQZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPSUBWYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPSUBWZrm(b?)",
|
|
|
|
"VPTERNLOGDZ256rm(b?)i",
|
|
|
|
"VPTERNLOGDZrm(b?)i",
|
|
|
|
"VPTERNLOGQZ256rm(b?)i",
|
2018-05-01 20:39:17 +08:00
|
|
|
"VPTERNLOGQZrm(b?)i")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup123 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,2,1];
|
|
|
|
}
|
2018-04-20 01:32:10 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup123], (instregex "MMX_PH(ADD|SUB)SWrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup124 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort05]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [2,1,1];
|
|
|
|
}
|
2018-04-20 01:32:10 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup124], (instregex "MMX_PH(ADD|SUB)(D|W)rm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup125 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort237,SKXPort015]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup125], (instregex "VCVTPS2PHYmr")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup126 : SchedWriteRes<[SKXPort23,SKXPort237,SKXPort06]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,1,3];
|
|
|
|
}
|
2018-03-19 08:56:09 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup126], (instregex "ROR(8|16|32|64)mCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup127 : SchedWriteRes<[SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,1,1,2];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup127], (instregex "RCL(8|16|32|64)m1",
|
|
|
|
"RCL(8|16|32|64)mi",
|
|
|
|
"RCR(8|16|32|64)m1",
|
|
|
|
"RCR(8|16|32|64)mi")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup128 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 6;
|
|
|
|
let ResourceCycles = [1,1,1,3];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup128], (instregex "ROL(8|16|32|64)mCL",
|
|
|
|
"SAR(8|16|32|64)mCL",
|
|
|
|
"SHL(8|16|32|64)mCL",
|
|
|
|
"SHR(8|16|32|64)mCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup130 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 6;
|
|
|
|
let ResourceCycles = [1,1,1,2,1];
|
|
|
|
}
|
2018-04-02 05:54:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup130], (instregex "ADC(8|16|32|64)mi",
|
2018-03-22 12:23:41 +08:00
|
|
|
"CMPXCHG(8|16|32|64)rm",
|
2018-04-07 01:12:18 +08:00
|
|
|
"SBB(8|16|32|64)mi")>;
|
|
|
|
def: InstRW<[SKXWriteResGroup130, ReadAfterLd], (instrs ADC8mr, ADC16mr, ADC32mr, ADC64mr,
|
|
|
|
SBB8mr, SBB16mr, SBB32mr, SBB64mr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup131 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 8;
|
|
|
|
let ResourceCycles = [1,2,1,2,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup131], (instrs VPSCATTERQDZ128mr,
|
|
|
|
VPSCATTERQDZ256mr,
|
|
|
|
VSCATTERQPSZ128mr,
|
|
|
|
VSCATTERQPSZ256mr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup132 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 12;
|
|
|
|
let ResourceCycles = [1,4,1,4,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup132], (instrs VPSCATTERDDZ128mr,
|
|
|
|
VSCATTERDPSZ128mr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup133 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 20;
|
|
|
|
let ResourceCycles = [1,8,1,8,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup133], (instrs VPSCATTERDDZ256mr,
|
|
|
|
VSCATTERDPSZ256mr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup134 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 8;
|
|
|
|
let NumMicroOps = 36;
|
|
|
|
let ResourceCycles = [1,16,1,16,2];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup134], (instrs VPSCATTERDDZmr)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup135 : SchedWriteRes<[SKXPort0,SKXPort23]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup135], (instregex "MMX_CVTPI2PSirm",
|
|
|
|
"VTESTPDYrm",
|
|
|
|
"VTESTPSYrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup136 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-29 23:33:15 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup136], (instregex "VALIGNDZ128rm(b?)i",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VALIGNQZ128rm(b?)i",
|
|
|
|
"VCMPPDZ128rm(b?)i",
|
|
|
|
"VCMPPSZ128rm(b?)i",
|
|
|
|
"VCMPSDZrm",
|
|
|
|
"VCMPSSZrm",
|
|
|
|
"VFPCLASSSSrm(b?)",
|
|
|
|
"VPCMPBZ128rmi(b?)",
|
|
|
|
"VPCMPDZ128rmi(b?)",
|
|
|
|
"VPCMPEQBZ128rm(b?)",
|
|
|
|
"VPCMPEQDZ128rm(b?)",
|
|
|
|
"VPCMPEQQZ128rm(b?)",
|
|
|
|
"VPCMPEQWZ128rm(b?)",
|
|
|
|
"VPCMPGTBZ128rm(b?)",
|
|
|
|
"VPCMPGTDZ128rm(b?)",
|
|
|
|
"VPCMPGTQZ128rm(b?)",
|
2018-04-29 23:33:15 +08:00
|
|
|
"(V?)PCMPGTQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPCMPGTWZ128rm(b?)",
|
|
|
|
"VPCMPQZ128rmi(b?)",
|
|
|
|
"VPCMPUBZ128rmi(b?)",
|
|
|
|
"VPCMPUDZ128rmi(b?)",
|
|
|
|
"VPCMPUQZ128rmi(b?)",
|
|
|
|
"VPCMPUWZ128rmi(b?)",
|
|
|
|
"VPCMPWZ128rmi(b?)",
|
|
|
|
"VPERMI2D128rm(b?)",
|
|
|
|
"VPERMI2PD128rm(b?)",
|
|
|
|
"VPERMI2PS128rm(b?)",
|
|
|
|
"VPERMI2Q128rm(b?)",
|
|
|
|
"VPERMT2D128rm(b?)",
|
|
|
|
"VPERMT2PD128rm(b?)",
|
|
|
|
"VPERMT2PS128rm(b?)",
|
|
|
|
"VPERMT2Q128rm(b?)",
|
|
|
|
"VPMAXSQZ128rm(b?)",
|
|
|
|
"VPMAXUQZ128rm(b?)",
|
|
|
|
"VPMINSQZ128rm(b?)",
|
|
|
|
"VPMINUQZ128rm(b?)",
|
|
|
|
"VPMOVSXBDZ128rm(b?)",
|
|
|
|
"VPMOVSXBQZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPMOVSXBWYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPMOVSXBWZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPMOVSXDQYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPMOVSXDQZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPMOVSXWDYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPMOVSXWDZ128rm(b?)",
|
|
|
|
"VPMOVSXWQZ128rm(b?)",
|
|
|
|
"VPMOVZXBDZ128rm(b?)",
|
|
|
|
"VPMOVZXBQZ128rm(b?)",
|
|
|
|
"VPMOVZXBWZ128rm(b?)",
|
|
|
|
"VPMOVZXDQZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPMOVZXWDYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPMOVZXWDZ128rm(b?)",
|
|
|
|
"VPMOVZXWQZ128rm(b?)",
|
|
|
|
"VPTESTMBZ128rm(b?)",
|
|
|
|
"VPTESTMDZ128rm(b?)",
|
|
|
|
"VPTESTMQZ128rm(b?)",
|
|
|
|
"VPTESTMWZ128rm(b?)",
|
|
|
|
"VPTESTNMBZ128rm(b?)",
|
|
|
|
"VPTESTNMDZ128rm(b?)",
|
|
|
|
"VPTESTNMQZ128rm(b?)",
|
|
|
|
"VPTESTNMWZ128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup137 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-05-02 17:18:49 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup137], (instregex "MMX_CVTPS2PIirm",
|
2018-03-22 12:23:41 +08:00
|
|
|
"MMX_CVTTPS2PIirm",
|
2018-05-02 17:18:49 +08:00
|
|
|
"(V?)ADDSDrm",
|
|
|
|
"(V?)ADDSSrm",
|
|
|
|
"(V?)CMPSDrm",
|
|
|
|
"(V?)CMPSSrm",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPH2PSrm",
|
2018-05-02 17:18:49 +08:00
|
|
|
"(V?)CVTPS2PDrm",
|
|
|
|
"(V?)MAX(C?)SDrm",
|
|
|
|
"(V?)MAX(C?)SSrm",
|
|
|
|
"(V?)MIN(C?)SDrm",
|
|
|
|
"(V?)MIN(C?)SSrm",
|
|
|
|
"(V?)MULSDrm",
|
|
|
|
"(V?)MULSSrm",
|
|
|
|
"(V?)SUBSDrm",
|
|
|
|
"(V?)SUBSSrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup138 : SchedWriteRes<[SKXPort0,SKXPort015]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup138], (instregex "VRCP14PDZr(b?)",
|
|
|
|
"VRCP14PSZr(b?)",
|
|
|
|
"VRSQRT14PDZr(b?)",
|
|
|
|
"VRSQRT14PSZr(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup141 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup141], (instregex "(V?)PTESTrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup142 : SchedWriteRes<[SKXPort1,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-23 03:22:51 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup142], (instrs IMUL64m, MUL64m, MULX64rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup143 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [2,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup143], (instregex "(V?)PHADDSWrm",
|
|
|
|
"(V?)PHSUBSWrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup145 : SchedWriteRes<[SKXPort1,SKXPort23,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup145], (instregex "SHLD(16|32|64)mri8",
|
|
|
|
"SHRD(16|32|64)mri8")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup146 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort23,SKXPort0156]> {
|
|
|
|
let Latency = 9;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup146], (instregex "LAR(16|32|64)rm",
|
|
|
|
"LSL(16|32|64)rm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup148 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup148], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
|
|
|
|
"ILD_F(16|32|64)m",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VALIGNDZ256rm(b?)i",
|
|
|
|
"VALIGNDZrm(b?)i",
|
|
|
|
"VALIGNQZ256rm(b?)i",
|
|
|
|
"VALIGNQZrm(b?)i",
|
|
|
|
"VCMPPDZ256rm(b?)i",
|
|
|
|
"VCMPPDZrm(b?)i",
|
|
|
|
"VCMPPSZ256rm(b?)i",
|
|
|
|
"VCMPPSZrm(b?)i",
|
|
|
|
"VPCMPBZ256rmi(b?)",
|
|
|
|
"VPCMPBZrmi(b?)",
|
|
|
|
"VPCMPDZ256rmi(b?)",
|
|
|
|
"VPCMPDZrmi(b?)",
|
|
|
|
"VPCMPEQBZ256rm(b?)",
|
|
|
|
"VPCMPEQBZrm(b?)",
|
|
|
|
"VPCMPEQDZ256rm(b?)",
|
|
|
|
"VPCMPEQDZrm(b?)",
|
|
|
|
"VPCMPEQQZ256rm(b?)",
|
|
|
|
"VPCMPEQQZrm(b?)",
|
|
|
|
"VPCMPEQWZ256rm(b?)",
|
|
|
|
"VPCMPEQWZrm(b?)",
|
|
|
|
"VPCMPGTBZ256rm(b?)",
|
|
|
|
"VPCMPGTBZrm(b?)",
|
|
|
|
"VPCMPGTDZ256rm(b?)",
|
|
|
|
"VPCMPGTDZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VPCMPGTQYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPCMPGTQZ256rm(b?)",
|
|
|
|
"VPCMPGTQZrm(b?)",
|
|
|
|
"VPCMPGTWZ256rm(b?)",
|
|
|
|
"VPCMPGTWZrm(b?)",
|
|
|
|
"VPCMPQZ256rmi(b?)",
|
|
|
|
"VPCMPQZrmi(b?)",
|
|
|
|
"VPCMPUBZ256rmi(b?)",
|
|
|
|
"VPCMPUBZrmi(b?)",
|
|
|
|
"VPCMPUDZ256rmi(b?)",
|
|
|
|
"VPCMPUDZrmi(b?)",
|
|
|
|
"VPCMPUQZ256rmi(b?)",
|
|
|
|
"VPCMPUQZrmi(b?)",
|
|
|
|
"VPCMPUWZ256rmi(b?)",
|
|
|
|
"VPCMPUWZrmi(b?)",
|
|
|
|
"VPCMPWZ256rmi(b?)",
|
|
|
|
"VPCMPWZrmi(b?)",
|
|
|
|
"VPMAXSQZ256rm(b?)",
|
|
|
|
"VPMAXSQZrm(b?)",
|
|
|
|
"VPMAXUQZ256rm(b?)",
|
|
|
|
"VPMAXUQZrm(b?)",
|
|
|
|
"VPMINSQZ256rm(b?)",
|
|
|
|
"VPMINSQZrm(b?)",
|
|
|
|
"VPMINUQZ256rm(b?)",
|
|
|
|
"VPMINUQZrm(b?)",
|
|
|
|
"VPTESTMBZ256rm(b?)",
|
|
|
|
"VPTESTMBZrm(b?)",
|
|
|
|
"VPTESTMDZ256rm(b?)",
|
|
|
|
"VPTESTMDZrm(b?)",
|
|
|
|
"VPTESTMQZ256rm(b?)",
|
|
|
|
"VPTESTMQZrm(b?)",
|
|
|
|
"VPTESTMWZ256rm(b?)",
|
|
|
|
"VPTESTMWZrm(b?)",
|
|
|
|
"VPTESTNMBZ256rm(b?)",
|
|
|
|
"VPTESTNMBZrm(b?)",
|
|
|
|
"VPTESTNMDZ256rm(b?)",
|
|
|
|
"VPTESTNMDZrm(b?)",
|
|
|
|
"VPTESTNMQZ256rm(b?)",
|
|
|
|
"VPTESTNMQZrm(b?)",
|
|
|
|
"VPTESTNMWZ256rm(b?)",
|
2018-05-03 01:58:50 +08:00
|
|
|
"VPTESTNMWZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup149 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-25 18:51:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup149], (instregex "CVTDQ2PSrm",
|
2018-03-22 12:23:41 +08:00
|
|
|
"CVTPS2DQrm",
|
|
|
|
"CVTSS2SDrm",
|
|
|
|
"CVTTPS2DQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTDQ2PDZ128rm(b?)",
|
|
|
|
"VCVTDQ2PSZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTDQ2PSrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPD2QQZ128rm(b?)",
|
|
|
|
"VCVTPD2UQQZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPH2PSYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPH2PSZ128rm(b?)",
|
|
|
|
"VCVTPS2DQZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2DQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2PDZ128rm(b?)",
|
|
|
|
"VCVTPS2QQZ128rm(b?)",
|
|
|
|
"VCVTPS2UDQZ128rm(b?)",
|
|
|
|
"VCVTPS2UQQZ128rm(b?)",
|
|
|
|
"VCVTQQ2PDZ128rm(b?)",
|
|
|
|
"VCVTQQ2PSZ128rm(b?)",
|
|
|
|
"VCVTSS2SDZrm",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSS2SDrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPD2QQZ128rm(b?)",
|
|
|
|
"VCVTTPD2UQQZ128rm(b?)",
|
|
|
|
"VCVTTPS2DQZ128rm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTPS2DQrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPS2QQZ128rm(b?)",
|
|
|
|
"VCVTTPS2UDQZ128rm(b?)",
|
|
|
|
"VCVTTPS2UQQZ128rm(b?)",
|
|
|
|
"VCVTUDQ2PDZ128rm(b?)",
|
|
|
|
"VCVTUDQ2PSZ128rm(b?)",
|
|
|
|
"VCVTUQQ2PDZ128rm(b?)",
|
2018-05-04 02:22:49 +08:00
|
|
|
"VCVTUQQ2PSZ128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup151 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-04-22 18:39:16 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup151], (instregex "VEXPANDPDZ128rm(b?)",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VEXPANDPSZ128rm(b?)",
|
|
|
|
"VPEXPANDDZ128rm(b?)",
|
|
|
|
"VPEXPANDQZ128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup152 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup152], (instregex "MMX_CVTPI2PDirm",
|
|
|
|
"VPTESTYrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup153 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup153], (instregex "(V?)CVTSD2SSrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup154 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [2,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup154], (instregex "VPHADDSWYrm",
|
|
|
|
"VPHSUBSWYrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup156 : SchedWriteRes<[SKXPort1,SKXPort23,SKXPort06,SKXPort0156]> {
|
2018-03-23 03:22:51 +08:00
|
|
|
let Latency = 9;
|
2017-10-08 20:52:54 +08:00
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
2018-03-23 03:22:51 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup156], (instrs IMUL32m, MUL32m, MULX32rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup157 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 10;
|
|
|
|
let NumMicroOps = 8;
|
|
|
|
let ResourceCycles = [1,1,1,1,1,3];
|
|
|
|
}
|
2018-03-19 08:56:09 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup157], (instregex "XCHG(8|16|32|64)rm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-04-02 13:33:28 +08:00
|
|
|
def SKXWriteResGroup159 : SchedWriteRes<[SKXPort0,SKXFPDivider]> {
|
2017-10-08 20:52:54 +08:00
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 1;
|
2018-04-02 13:33:28 +08:00
|
|
|
let ResourceCycles = [1,3];
|
|
|
|
}
|
2018-05-08 00:15:46 +08:00
|
|
|
def : SchedAlias<WriteFDivX, SKXWriteResGroup159>; // TODO - convert to ZnWriteResFpuPair
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup160 : SchedWriteRes<[SKXPort0,SKXPort23]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-05-02 02:06:07 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup160], (instregex "MUL_F(32|64)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup161 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-05-02 00:50:16 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup161], (instregex "VCVTDQ2PDZ256rm(b?)",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTDQ2PDZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTDQ2PSYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTDQ2PSZ256rm(b?)",
|
|
|
|
"VCVTDQ2PSZrm(b?)",
|
|
|
|
"VCVTPD2QQZ256rm(b?)",
|
|
|
|
"VCVTPD2QQZrm(b?)",
|
|
|
|
"VCVTPD2UQQZ256rm(b?)",
|
|
|
|
"VCVTPD2UQQZrm(b?)",
|
|
|
|
"VCVTPH2PSZ256rm(b?)",
|
|
|
|
"VCVTPH2PSZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2DQYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2DQZ256rm(b?)",
|
|
|
|
"VCVTPS2DQZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTPS2PDYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTPS2PDZ256rm(b?)",
|
|
|
|
"VCVTPS2PDZrm(b?)",
|
|
|
|
"VCVTPS2QQZ256rm(b?)",
|
|
|
|
"VCVTPS2UDQZ256rm(b?)",
|
|
|
|
"VCVTPS2UDQZrm(b?)",
|
|
|
|
"VCVTPS2UQQZ256rm(b?)",
|
|
|
|
"VCVTQQ2PDZ256rm(b?)",
|
|
|
|
"VCVTQQ2PDZrm(b?)",
|
|
|
|
"VCVTQQ2PSZ256rm(b?)",
|
|
|
|
"VCVTTPD2QQZ256rm(b?)",
|
|
|
|
"VCVTTPD2QQZrm(b?)",
|
|
|
|
"VCVTTPD2UQQZ256rm(b?)",
|
|
|
|
"VCVTTPD2UQQZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTPS2DQYrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTPS2DQZ256rm(b?)",
|
|
|
|
"VCVTTPS2DQZrm(b?)",
|
|
|
|
"VCVTTPS2QQZ256rm(b?)",
|
|
|
|
"VCVTTPS2UDQZ256rm(b?)",
|
|
|
|
"VCVTTPS2UDQZrm(b?)",
|
|
|
|
"VCVTTPS2UQQZ256rm(b?)",
|
|
|
|
"VCVTUDQ2PDZ256rm(b?)",
|
|
|
|
"VCVTUDQ2PDZrm(b?)",
|
|
|
|
"VCVTUDQ2PSZ256rm(b?)",
|
|
|
|
"VCVTUDQ2PSZrm(b?)",
|
|
|
|
"VCVTUQQ2PDZ256rm(b?)",
|
|
|
|
"VCVTUQQ2PDZrm(b?)",
|
2018-05-04 02:22:49 +08:00
|
|
|
"VCVTUQQ2PSZ256rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup162 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup162], (instregex "FICOM16m",
|
|
|
|
"FICOM32m",
|
|
|
|
"FICOMP16m",
|
|
|
|
"FICOMP32m",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VEXPANDPDZ256rm(b?)",
|
|
|
|
"VEXPANDPDZrm(b?)",
|
|
|
|
"VEXPANDPSZ256rm(b?)",
|
|
|
|
"VEXPANDPSZrm(b?)",
|
|
|
|
"VPEXPANDDZ256rm(b?)",
|
|
|
|
"VPEXPANDDZrm(b?)",
|
|
|
|
"VPEXPANDQZ256rm(b?)",
|
|
|
|
"VPEXPANDQZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup163 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,2];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup163], (instregex "VCVTSD2SSZrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup164 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup164], (instregex "(V?)CVTDQ2PDrm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup165 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup165], (instregex "CVTSD2SI64rm",
|
|
|
|
"CVTSD2SIrm",
|
|
|
|
"CVTSS2SI64rm",
|
|
|
|
"CVTSS2SIrm",
|
|
|
|
"CVTTSD2SI64rm",
|
|
|
|
"CVTTSD2SIrm",
|
|
|
|
"CVTTSS2SIrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSD2SI64Zrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSD2SI64rm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSD2SIZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSD2SIrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSD2USI64Zrm(b?)",
|
|
|
|
"VCVTSS2SI64Zrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSS2SI64rm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSS2SIZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTSS2SIrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTSS2USIZrm(b?)",
|
|
|
|
"VCVTTSD2SI64Zrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTSD2SI64rm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTSD2SIZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTSD2SIrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTSD2USI64Zrm(b?)",
|
|
|
|
"VCVTTSS2SI64Zrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTSS2SI64rm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTSS2SIZrm(b?)",
|
2018-03-22 12:23:41 +08:00
|
|
|
"VCVTTSS2SIrm",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VCVTTSS2USIZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup166 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup166], (instregex "CVTPD2DQrm",
|
|
|
|
"CVTPD2PSrm",
|
|
|
|
"CVTTPD2DQrm",
|
|
|
|
"MMX_CVTPD2PIirm",
|
|
|
|
"MMX_CVTTPD2PIirm")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup167 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [2,1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup167], (instregex "VPCONFLICTQZ128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup168 : SchedWriteRes<[SKXPort1,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 6;
|
|
|
|
let ResourceCycles = [1,1,1,2,1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup168], (instregex "SHLD(16|32|64)mrCL",
|
|
|
|
"SHRD(16|32|64)mrCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup169 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 7;
|
|
|
|
let ResourceCycles = [2,3,2];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup169], (instregex "RCL(16|32|64)rCL",
|
|
|
|
"RCR(16|32|64)rCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup170 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 9;
|
|
|
|
let ResourceCycles = [1,5,1,2];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup170], (instregex "RCL8rCL")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup171 : SchedWriteRes<[SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 11;
|
|
|
|
let NumMicroOps = 11;
|
|
|
|
let ResourceCycles = [2,9];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup171], (instrs LOOPE, LOOPNE)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup174 : SchedWriteRes<[SKXPort015]> {
|
|
|
|
let Latency = 12;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [3];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup174], (instregex "VPMULLQZ128rr",
|
|
|
|
"VPMULLQZ256rr",
|
|
|
|
"VPMULLQZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup175 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 12;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup175], (instregex "VPERMWZ128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup176 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 12;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup176], (instregex "VCVTSD2USIZrm(b?)",
|
|
|
|
"VCVTSS2USI64Zrm(b?)",
|
|
|
|
"VCVTTSD2USIZrm(b?)",
|
|
|
|
"VCVTTSS2USI64Zrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup177 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 12;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup177], (instregex "VCVTPS2QQZrm(b?)",
|
|
|
|
"VCVTPS2UQQZrm(b?)",
|
|
|
|
"VCVTTPS2QQZrm(b?)",
|
|
|
|
"VCVTTPS2UQQZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup179 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 12;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup179], (instregex "CVTTSS2SI64rm")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup180 : SchedWriteRes<[SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 13;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [2,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup180], (instregex "(ADD|SUB|SUBR)_FI(16|32)m",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPERMWZ256rm(b?)",
|
|
|
|
"VPERMWZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup181 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 13;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup181], (instregex "VCVTDQ2PDYrm")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup183 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 13;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [2,1,1];
|
|
|
|
}
|
2018-04-28 00:11:57 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup183], (instregex "VPERMI2W128rm(b?)",
|
2018-03-29 04:40:24 +08:00
|
|
|
"VPERMT2W128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-04-02 13:33:28 +08:00
|
|
|
def SKXWriteResGroup184 : SchedWriteRes<[SKXPort0,SKXFPDivider]> {
|
2017-10-08 20:52:54 +08:00
|
|
|
let Latency = 14;
|
|
|
|
let NumMicroOps = 1;
|
2018-04-02 13:33:28 +08:00
|
|
|
let ResourceCycles = [1,3];
|
|
|
|
}
|
2018-05-08 00:15:46 +08:00
|
|
|
def : SchedAlias<WriteFDiv64, SKXWriteResGroup184>; // TODO - convert to ZnWriteResFpuPair
|
|
|
|
def : SchedAlias<WriteFDiv64X, SKXWriteResGroup184>; // TODO - convert to ZnWriteResFpuPair
|
2018-04-02 13:33:28 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup184_1 : SchedWriteRes<[SKXPort0,SKXFPDivider]> {
|
|
|
|
let Latency = 14;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1,5];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-05-08 00:15:46 +08:00
|
|
|
def : SchedAlias<WriteFDiv64Y, SKXWriteResGroup184_1>; // TODO - convert to ZnWriteResFpuPair
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup187 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 14;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup187], (instregex "MUL_FI(16|32)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup188 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 14;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup188], (instregex "VCVTPD2DQZrm(b?)",
|
|
|
|
"VCVTPD2PSZrm(b?)",
|
|
|
|
"VCVTPD2UDQZrm(b?)",
|
|
|
|
"VCVTQQ2PSZrm(b?)",
|
|
|
|
"VCVTTPD2DQZrm(b?)",
|
|
|
|
"VCVTTPD2UDQZrm(b?)",
|
|
|
|
"VCVTUQQ2PSZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup189 : SchedWriteRes<[SKXPort5,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 14;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [2,1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup189], (instregex "VPERMI2W256rm(b?)",
|
|
|
|
"VPERMI2Wrm(b?)",
|
|
|
|
"VPERMT2W256rm(b?)",
|
|
|
|
"VPERMT2Wrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup190 : SchedWriteRes<[SKXPort1,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 14;
|
|
|
|
let NumMicroOps = 10;
|
|
|
|
let ResourceCycles = [2,4,1,3];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup190], (instregex "RCR8rCL")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup191 : SchedWriteRes<[SKXPort0]> {
|
|
|
|
let Latency = 15;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup191], (instregex "DIVR_FPrST0",
|
|
|
|
"DIVR_FST0r",
|
|
|
|
"DIVR_FrST0")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup194 : SchedWriteRes<[SKXPort1,SKXPort5,SKXPort01,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 15;
|
|
|
|
let NumMicroOps = 8;
|
|
|
|
let ResourceCycles = [1,2,2,1,2];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup194], (instregex "VPCONFLICTDZ128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup195 : SchedWriteRes<[SKXPort1,SKXPort23,SKXPort237,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 15;
|
|
|
|
let NumMicroOps = 10;
|
|
|
|
let ResourceCycles = [1,1,1,5,1,1];
|
|
|
|
}
|
2018-03-19 08:56:09 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup195], (instregex "RCL(8|16|32|64)mCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup198 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 16;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [2,1,1];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup198], (instregex "VRCP14PDZm(b?)",
|
|
|
|
"VRCP14PSZm(b?)",
|
|
|
|
"VRSQRT14PDZm(b?)",
|
|
|
|
"VRSQRT14PSZm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup199 : SchedWriteRes<[SKXPort4,SKXPort23,SKXPort237,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 16;
|
|
|
|
let NumMicroOps = 14;
|
|
|
|
let ResourceCycles = [1,1,1,4,2,5];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup199], (instregex "CMPXCHG8B")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup200 : SchedWriteRes<[SKXPort0156]> {
|
|
|
|
let Latency = 16;
|
|
|
|
let NumMicroOps = 16;
|
|
|
|
let ResourceCycles = [16];
|
|
|
|
}
|
2018-04-27 21:32:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup200], (instrs VZEROALL)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-04-02 13:33:28 +08:00
|
|
|
def SKXWriteResGroup201 : SchedWriteRes<[SKXPort0,SKXPort23,SKXFPDivider]> {
|
2017-10-08 20:52:54 +08:00
|
|
|
let Latency = 17;
|
|
|
|
let NumMicroOps = 2;
|
2018-04-02 13:33:28 +08:00
|
|
|
let ResourceCycles = [1,1,5];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-05-08 00:15:46 +08:00
|
|
|
def : SchedAlias<WriteFDivXLd, SKXWriteResGroup201>; // TODO - convert to ZnWriteResFpuPair
|
2018-04-02 13:33:28 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
def SKXWriteResGroup202 : SchedWriteRes<[SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort05,SKXPort0156]> {
|
|
|
|
let Latency = 17;
|
|
|
|
let NumMicroOps = 15;
|
|
|
|
let ResourceCycles = [2,1,2,4,2,4];
|
|
|
|
}
|
2018-04-27 21:32:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup202], (instrs XCH_F)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup205 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 18;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,3];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup205], (instregex "VPMULLQZ128rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup207 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 18;
|
|
|
|
let NumMicroOps = 8;
|
|
|
|
let ResourceCycles = [1,1,1,5];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup207], (instrs CPUID, RDTSC)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup208 : SchedWriteRes<[SKXPort1,SKXPort23,SKXPort237,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 18;
|
|
|
|
let NumMicroOps = 11;
|
|
|
|
let ResourceCycles = [2,1,1,4,1,2];
|
|
|
|
}
|
2018-03-19 08:56:09 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup208], (instregex "RCR(8|16|32|64)mCL")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-04-02 13:33:28 +08:00
|
|
|
def SKXWriteResGroup209 : SchedWriteRes<[SKXPort0,SKXPort23,SKXFPDivider]> {
|
2017-10-08 20:52:54 +08:00
|
|
|
let Latency = 19;
|
|
|
|
let NumMicroOps = 2;
|
2018-04-02 13:33:28 +08:00
|
|
|
let ResourceCycles = [1,1,4];
|
|
|
|
}
|
2018-05-08 00:15:46 +08:00
|
|
|
def : SchedAlias<WriteFDiv64Ld, SKXWriteResGroup209>; // TODO - convert to ZnWriteResFpuPair
|
2018-04-02 13:33:28 +08:00
|
|
|
|
2017-10-08 20:52:54 +08:00
|
|
|
def SKXWriteResGroup211 : SchedWriteRes<[SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 19;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,3];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup211], (instregex "VPMULLQZ256rm(b?)",
|
|
|
|
"VPMULLQZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup214 : SchedWriteRes<[]> {
|
|
|
|
let Latency = 20;
|
|
|
|
let NumMicroOps = 0;
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup214], (instrs VGATHERDPSZ128rm,
|
|
|
|
VGATHERQPSZrm,
|
|
|
|
VPGATHERDDZ128rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup215 : SchedWriteRes<[SKXPort0]> {
|
|
|
|
let Latency = 20;
|
|
|
|
let NumMicroOps = 1;
|
|
|
|
let ResourceCycles = [1];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup215], (instregex "DIV_FPrST0",
|
|
|
|
"DIV_FST0r",
|
|
|
|
"DIV_FrST0")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
2018-04-02 13:33:28 +08:00
|
|
|
def SKXWriteResGroup216 : SchedWriteRes<[SKXPort0,SKXPort23,SKXFPDivider]> {
|
2017-10-08 20:52:54 +08:00
|
|
|
let Latency = 20;
|
|
|
|
let NumMicroOps = 2;
|
2018-04-02 13:33:28 +08:00
|
|
|
let ResourceCycles = [1,1,4];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-05-08 00:15:46 +08:00
|
|
|
def : SchedAlias<WriteFDiv64XLd, SKXWriteResGroup216>; // TODO - convert to ZnWriteResFpuPair
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup218 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> {
|
|
|
|
let Latency = 20;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup218], (instrs VGATHERQPSZ128rm,
|
|
|
|
VGATHERQPSZ256rm,
|
|
|
|
VPGATHERQDZ128rm,
|
|
|
|
VPGATHERQDZ256rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup219 : SchedWriteRes<[SKXPort4,SKXPort5,SKXPort6,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 20;
|
|
|
|
let NumMicroOps = 8;
|
|
|
|
let ResourceCycles = [1,1,1,1,1,1,2];
|
|
|
|
}
|
2018-04-27 21:32:42 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup219], (instrs INSB, INSL, INSW)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup220 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort0156]> {
|
|
|
|
let Latency = 20;
|
|
|
|
let NumMicroOps = 10;
|
|
|
|
let ResourceCycles = [1,2,7];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup220], (instregex "MWAITrr")>;
|
|
|
|
|
2018-04-02 13:33:28 +08:00
|
|
|
def SKXWriteResGroup222 : SchedWriteRes<[SKXPort0,SKXPort23,SKXFPDivider]> {
|
2017-10-08 20:52:54 +08:00
|
|
|
let Latency = 21;
|
|
|
|
let NumMicroOps = 2;
|
2018-04-02 13:33:28 +08:00
|
|
|
let ResourceCycles = [1,1,8];
|
2017-10-08 20:52:54 +08:00
|
|
|
}
|
2018-05-08 00:15:46 +08:00
|
|
|
def : SchedAlias<WriteFDiv64YLd, SKXWriteResGroup222>; // TODO - convert to ZnWriteResFpuPair
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup223 : SchedWriteRes<[SKXPort0,SKXPort23]> {
|
|
|
|
let Latency = 22;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup223], (instregex "DIV_F(32|64)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup224 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> {
|
|
|
|
let Latency = 22;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup224], (instrs VGATHERDPDZ128rm,
|
|
|
|
VGATHERQPDZ128rm,
|
|
|
|
VPGATHERDQZ128rm,
|
|
|
|
VPGATHERQQZ128rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup224_2 : SchedWriteRes<[SKXPort0, SKXPort23, SKXPort5, SKXPort015]> {
|
|
|
|
let Latency = 22;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup224_2], (instrs VGATHERDPSrm,
|
|
|
|
VGATHERDPDrm,
|
|
|
|
VGATHERQPDrm,
|
|
|
|
VGATHERQPSrm,
|
|
|
|
VPGATHERDDrm,
|
|
|
|
VPGATHERDQrm,
|
|
|
|
VPGATHERQDrm,
|
|
|
|
VPGATHERQQrm,
|
|
|
|
VPGATHERDDrm,
|
|
|
|
VPGATHERQDrm,
|
|
|
|
VPGATHERDQrm,
|
|
|
|
VPGATHERQQrm,
|
|
|
|
VGATHERDPSrm,
|
|
|
|
VGATHERQPSrm,
|
|
|
|
VGATHERDPDrm,
|
|
|
|
VGATHERQPDrm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup224_3 : SchedWriteRes<[SKXPort0, SKXPort23, SKXPort5, SKXPort015]> {
|
|
|
|
let Latency = 25;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup224_3], (instrs VGATHERDPSYrm,
|
|
|
|
VGATHERQPDYrm,
|
|
|
|
VGATHERQPSYrm,
|
|
|
|
VPGATHERDDYrm,
|
|
|
|
VPGATHERDQYrm,
|
|
|
|
VPGATHERQDYrm,
|
|
|
|
VPGATHERQQYrm,
|
|
|
|
VPGATHERDDYrm,
|
|
|
|
VPGATHERQDYrm,
|
|
|
|
VPGATHERDQYrm,
|
|
|
|
VPGATHERQQYrm,
|
|
|
|
VGATHERDPSYrm,
|
|
|
|
VGATHERQPSYrm,
|
|
|
|
VGATHERDPDYrm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup225 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort015]> {
|
|
|
|
let Latency = 22;
|
|
|
|
let NumMicroOps = 14;
|
|
|
|
let ResourceCycles = [5,5,4];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup225], (instregex "VPCONFLICTDZ128rr",
|
|
|
|
"VPCONFLICTQZ256rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup228 : SchedWriteRes<[SKXPort0,SKXPort4,SKXPort5,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 23;
|
|
|
|
let NumMicroOps = 19;
|
|
|
|
let ResourceCycles = [2,1,4,1,1,4,6];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup228], (instregex "CMPXCHG16B")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup233 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 25;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup233], (instregex "DIV_FI(16|32)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup234 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> {
|
|
|
|
let Latency = 25;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup234], (instrs VGATHERDPDZ256rm,
|
|
|
|
VGATHERQPDZ256rm,
|
|
|
|
VPGATHERDQZ256rm,
|
|
|
|
VPGATHERQDZrm,
|
|
|
|
VPGATHERQQZ256rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup238 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> {
|
|
|
|
let Latency = 26;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup238], (instrs VGATHERDPDZrm,
|
|
|
|
VGATHERQPDZrm,
|
|
|
|
VPGATHERDQZrm,
|
|
|
|
VPGATHERQQZrm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup239 : SchedWriteRes<[SKXPort0,SKXPort23]> {
|
|
|
|
let Latency = 27;
|
|
|
|
let NumMicroOps = 2;
|
|
|
|
let ResourceCycles = [1,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup239], (instregex "DIVR_F(32|64)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup240 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> {
|
|
|
|
let Latency = 27;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup240], (instrs VGATHERDPSZ256rm,
|
|
|
|
VPGATHERDDZ256rm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup241 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23,SKXPort0156]> {
|
|
|
|
let Latency = 28;
|
|
|
|
let NumMicroOps = 8;
|
|
|
|
let ResourceCycles = [2,4,1,1];
|
|
|
|
}
|
2018-03-19 08:56:09 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup241], (instregex "IDIV(8|16|32|64)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup242 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 29;
|
|
|
|
let NumMicroOps = 15;
|
|
|
|
let ResourceCycles = [5,5,1,4];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup242], (instregex "VPCONFLICTQZ256rm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup243 : SchedWriteRes<[SKXPort0,SKXPort5,SKXPort23]> {
|
|
|
|
let Latency = 30;
|
|
|
|
let NumMicroOps = 3;
|
|
|
|
let ResourceCycles = [1,1,1];
|
|
|
|
}
|
2018-04-28 05:14:19 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup243], (instregex "DIVR_FI(16|32)m")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup245 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort015,SKXPort0156]> {
|
|
|
|
let Latency = 30;
|
|
|
|
let NumMicroOps = 5;
|
|
|
|
let ResourceCycles = [1,2,1,1];
|
|
|
|
}
|
2017-12-17 02:35:29 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup245], (instrs VGATHERDPSZrm,
|
|
|
|
VPGATHERDDZrm)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup247 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort23,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 35;
|
|
|
|
let NumMicroOps = 23;
|
|
|
|
let ResourceCycles = [1,5,3,4,10];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup247], (instregex "IN(8|16|32)ri",
|
|
|
|
"IN(8|16|32)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup248 : SchedWriteRes<[SKXPort5,SKXPort6,SKXPort23,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 35;
|
|
|
|
let NumMicroOps = 23;
|
|
|
|
let ResourceCycles = [1,5,2,1,4,10];
|
|
|
|
}
|
2018-03-22 12:23:41 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup248], (instregex "OUT(8|16|32)ir",
|
|
|
|
"OUT(8|16|32)rr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup249 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort015]> {
|
|
|
|
let Latency = 37;
|
|
|
|
let NumMicroOps = 21;
|
|
|
|
let ResourceCycles = [9,7,5];
|
|
|
|
}
|
2018-04-06 18:16:36 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup249], (instregex "VPCONFLICTDZ256rr",
|
|
|
|
"VPCONFLICTQZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup250 : SchedWriteRes<[SKXPort1,SKXPort6,SKXPort23,SKXPort0156]> {
|
|
|
|
let Latency = 37;
|
|
|
|
let NumMicroOps = 31;
|
|
|
|
let ResourceCycles = [1,8,1,21];
|
|
|
|
}
|
2017-12-10 09:24:08 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup250], (instregex "XRSTOR(64)?")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup252 : SchedWriteRes<[SKXPort1,SKXPort4,SKXPort5,SKXPort6,SKXPort23,SKXPort237,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 40;
|
|
|
|
let NumMicroOps = 18;
|
|
|
|
let ResourceCycles = [1,1,2,3,1,1,1,8];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup252], (instregex "VMCLEARm")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup253 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 41;
|
|
|
|
let NumMicroOps = 39;
|
|
|
|
let ResourceCycles = [1,10,1,1,26];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup253], (instregex "XSAVE64")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup254 : SchedWriteRes<[SKXPort5,SKXPort0156]> {
|
|
|
|
let Latency = 42;
|
|
|
|
let NumMicroOps = 22;
|
|
|
|
let ResourceCycles = [2,20];
|
|
|
|
}
|
2018-03-18 16:38:06 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup254], (instrs RDTSCP)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup255 : SchedWriteRes<[SKXPort4,SKXPort6,SKXPort23,SKXPort237,SKXPort0156]> {
|
|
|
|
let Latency = 42;
|
|
|
|
let NumMicroOps = 40;
|
|
|
|
let ResourceCycles = [1,11,1,1,26];
|
|
|
|
}
|
2018-03-18 16:38:06 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup255], (instregex "^XSAVE$", "XSAVEC", "XSAVES", "XSAVEOPT")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup256 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 44;
|
|
|
|
let NumMicroOps = 22;
|
|
|
|
let ResourceCycles = [9,7,1,5];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup256], (instregex "VPCONFLICTDZ256rm(b?)",
|
|
|
|
"VPCONFLICTQZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup258 : SchedWriteRes<[SKXPort0,SKXPort23,SKXPort05,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 62;
|
|
|
|
let NumMicroOps = 64;
|
|
|
|
let ResourceCycles = [2,8,5,10,39];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup258], (instregex "FLDENVm")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup259 : SchedWriteRes<[SKXPort0,SKXPort6,SKXPort23,SKXPort05,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 63;
|
|
|
|
let NumMicroOps = 88;
|
|
|
|
let ResourceCycles = [4,4,31,1,2,1,45];
|
|
|
|
}
|
2018-03-18 16:38:06 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup259], (instrs FXRSTOR64)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup260 : SchedWriteRes<[SKXPort0,SKXPort6,SKXPort23,SKXPort05,SKXPort06,SKXPort15,SKXPort0156]> {
|
|
|
|
let Latency = 63;
|
|
|
|
let NumMicroOps = 90;
|
|
|
|
let ResourceCycles = [4,2,33,1,2,1,47];
|
|
|
|
}
|
2018-03-18 16:38:06 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup260], (instrs FXRSTOR)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup261 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort015]> {
|
|
|
|
let Latency = 67;
|
|
|
|
let NumMicroOps = 35;
|
|
|
|
let ResourceCycles = [17,11,7];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup261], (instregex "VPCONFLICTDZrr")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup262 : SchedWriteRes<[SKXPort5,SKXPort01,SKXPort23,SKXPort015]> {
|
|
|
|
let Latency = 74;
|
|
|
|
let NumMicroOps = 36;
|
|
|
|
let ResourceCycles = [17,11,1,7];
|
|
|
|
}
|
2018-03-29 04:40:24 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup262], (instregex "VPCONFLICTDZrm(b?)")>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup263 : SchedWriteRes<[SKXPort5,SKXPort05,SKXPort0156]> {
|
|
|
|
let Latency = 75;
|
|
|
|
let NumMicroOps = 15;
|
|
|
|
let ResourceCycles = [6,3,6];
|
|
|
|
}
|
2018-04-24 00:10:50 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup263], (instrs FNINIT)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
|
|
|
|
def SKXWriteResGroup264 : SchedWriteRes<[SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort05,SKXPort0156]> {
|
|
|
|
let Latency = 76;
|
|
|
|
let NumMicroOps = 32;
|
|
|
|
let ResourceCycles = [7,2,8,3,1,11];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup264], (instregex "DIV(16|32|64)r")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup265 : SchedWriteRes<[SKXPort0,SKXPort1,SKXPort5,SKXPort6,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 102;
|
|
|
|
let NumMicroOps = 66;
|
|
|
|
let ResourceCycles = [4,2,4,8,14,34];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup265], (instregex "IDIV(16|32|64)r")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup266 : SchedWriteRes<[SKXPort0,SKXPort1,SKXPort4,SKXPort5,SKXPort6,SKXPort237,SKXPort06,SKXPort0156]> {
|
|
|
|
let Latency = 106;
|
|
|
|
let NumMicroOps = 100;
|
|
|
|
let ResourceCycles = [9,1,11,16,1,11,21,30];
|
|
|
|
}
|
|
|
|
def: InstRW<[SKXWriteResGroup266], (instregex "FSTENVm")>;
|
|
|
|
|
|
|
|
def SKXWriteResGroup267 : SchedWriteRes<[SKXPort6,SKXPort0156]> {
|
|
|
|
let Latency = 140;
|
|
|
|
let NumMicroOps = 4;
|
|
|
|
let ResourceCycles = [1,3];
|
|
|
|
}
|
2018-04-29 23:33:15 +08:00
|
|
|
def: InstRW<[SKXWriteResGroup267], (instrs PAUSE)>;
|
2017-10-08 20:52:54 +08:00
|
|
|
} // SchedModel
|