2004-08-03 00:54:54 +08:00
|
|
|
//===- PowerPCInstrFormats.td - PowerPC Instruction Formats --*- tablegen -*-=//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file was developed by the LLVM research group and is distributed under
|
|
|
|
// the University of Illinois Open Source License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
// DOT - This is a marker that should be added to instructions that set the
|
|
|
|
// flags in CR0.
|
|
|
|
class DOT {
|
|
|
|
list<Register> Defs = [CR0];
|
|
|
|
bit RC = 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2004-08-03 00:54:54 +08:00
|
|
|
class Format<bits<5> val> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> Value = val;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
def Pseudo: Format<0>;
|
|
|
|
def Gpr : Format<1>;
|
|
|
|
def Gpr0 : Format<2>;
|
|
|
|
def Simm16 : Format<3>;
|
|
|
|
def PCRelimm24 : Format<5>;
|
|
|
|
def Imm24 : Format<6>;
|
|
|
|
def Imm5 : Format<7>;
|
|
|
|
def PCRelimm14 : Format<8>;
|
|
|
|
def Imm14 : Format<9>;
|
|
|
|
def Imm2 : Format<10>;
|
|
|
|
def Crf : Format<11>;
|
|
|
|
def Imm3 : Format<12>;
|
|
|
|
def Imm1 : Format<13>;
|
|
|
|
def Fpr : Format<14>;
|
|
|
|
def Imm4 : Format<15>;
|
|
|
|
def Imm8 : Format<16>;
|
|
|
|
def Disimm16 : Format<17>;
|
|
|
|
def Disimm14 : Format<18>;
|
|
|
|
def Spr : Format<19>;
|
|
|
|
def Sgr : Format<20>;
|
|
|
|
def Imm15 : Format<21>;
|
|
|
|
def Vpr : Format<22>;
|
2004-08-13 10:19:26 +08:00
|
|
|
def Imm6 : Format<23>;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-03 05:56:35 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// PowerPC instruction formats
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class I<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: Instruction {
|
2004-08-03 05:56:35 +08:00
|
|
|
field bits<32> Inst;
|
|
|
|
|
|
|
|
bit PPC64 = ppc64;
|
|
|
|
bit VMX = vmx;
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
let Name = "";
|
2004-08-11 06:47:03 +08:00
|
|
|
let Namespace = "PPC";
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{0-5} = opcode;
|
2004-09-04 13:00:00 +08:00
|
|
|
let OperandList = OL;
|
|
|
|
let AsmString = asmstr;
|
2004-08-03 05:56:35 +08:00
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.1 I-Form
|
2004-09-02 16:13:00 +08:00
|
|
|
class IForm<bits<6> opcode, bit aa, bit lk, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<24> LI;
|
2004-08-03 05:56:35 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{6-29} = LI;
|
|
|
|
let Inst{30} = aa;
|
|
|
|
let Inst{31} = lk;
|
2004-08-03 05:56:35 +08:00
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.2 B-Form
|
2004-09-04 13:00:00 +08:00
|
|
|
class BForm<bits<6> opcode, bit aa, bit lk, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> BO;
|
2004-11-24 09:15:19 +08:00
|
|
|
bits<3> CRNum;
|
|
|
|
bits<2> BICode;
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<14> BD;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{6-10} = BO;
|
2004-11-24 09:15:19 +08:00
|
|
|
let Inst{11-13} = CRNum;
|
|
|
|
let Inst{14-15} = BICode;
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{16-29} = BD;
|
|
|
|
let Inst{30} = aa;
|
|
|
|
let Inst{31} = lk;
|
|
|
|
}
|
|
|
|
|
2004-11-24 09:15:19 +08:00
|
|
|
class BForm_ext<bits<6> opcode, bit aa, bit lk, bits<5> bo, bits<2> bicode,
|
2004-09-04 13:00:00 +08:00
|
|
|
bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: BForm<opcode, aa, lk, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let BO = bo;
|
2004-11-24 09:15:19 +08:00
|
|
|
let BICode = bicode;
|
2004-08-03 05:56:35 +08:00
|
|
|
}
|
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.4 D-Form
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_base<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> A;
|
|
|
|
bits<5> B;
|
|
|
|
bits<16> C;
|
2004-08-03 05:56:35 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = A;
|
|
|
|
let Inst{11-15} = B;
|
|
|
|
let Inst{16-31} = C;
|
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_1<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
2004-10-23 14:08:38 +08:00
|
|
|
: I<opcode, ppc64, vmx, OL, asmstr> {
|
|
|
|
bits<5> A;
|
|
|
|
bits<16> C;
|
|
|
|
bits<5> B;
|
|
|
|
|
|
|
|
let Inst{6-10} = A;
|
|
|
|
let Inst{11-15} = B;
|
|
|
|
let Inst{16-31} = C;
|
2004-08-03 05:56:35 +08:00
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_2<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: DForm_base<opcode, ppc64, vmx, OL, asmstr>;
|
2004-08-03 05:56:35 +08:00
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_2_r0<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> A;
|
|
|
|
bits<16> B;
|
2004-09-04 13:00:00 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = A;
|
|
|
|
let Inst{11-15} = 0;
|
|
|
|
let Inst{16-31} = B;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-03 05:56:35 +08:00
|
|
|
// Currently we make the use/def reg distinction in ISel, not tablegen
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_3<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: DForm_1<opcode, ppc64, vmx, OL, asmstr>;
|
|
|
|
|
|
|
|
class DForm_4<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
2004-11-24 10:15:41 +08:00
|
|
|
: I<opcode, ppc64, vmx, OL, asmstr> {
|
|
|
|
bits<5> B;
|
|
|
|
bits<5> A;
|
|
|
|
bits<16> C;
|
|
|
|
|
|
|
|
let Inst{6-10} = A;
|
|
|
|
let Inst{11-15} = B;
|
|
|
|
let Inst{16-31} = C;
|
|
|
|
}
|
2004-09-04 13:00:00 +08:00
|
|
|
|
|
|
|
class DForm_4_zero<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: DForm_1<opcode, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let A = 0;
|
|
|
|
let B = 0;
|
|
|
|
let C = 0;
|
2004-08-03 05:56:35 +08:00
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_5<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<3> BF;
|
|
|
|
bits<1> L;
|
|
|
|
bits<5> RA;
|
|
|
|
bits<16> I;
|
2004-08-10 01:24:04 +08:00
|
|
|
|
|
|
|
let Inst{6-8} = BF;
|
|
|
|
let Inst{9} = 0;
|
|
|
|
let Inst{10} = L;
|
|
|
|
let Inst{11-15} = RA;
|
|
|
|
let Inst{16-31} = I;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_5_ext<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: DForm_5<opcode, ppc64, vmx, OL, asmstr> {
|
2004-08-12 04:56:14 +08:00
|
|
|
let L = ppc64;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_6<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: DForm_5<opcode, ppc64, vmx, OL, asmstr>;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_6_ext<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
2004-08-15 13:46:14 +08:00
|
|
|
: DForm_6<opcode, ppc64, vmx, OL, asmstr> {
|
2004-08-12 04:56:14 +08:00
|
|
|
let L = ppc64;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_8<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: DForm_1<opcode, ppc64, vmx, OL, asmstr> {
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DForm_9<bits<6> opcode, bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: DForm_1<opcode, ppc64, vmx, OL, asmstr> {
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-11 23:54:36 +08:00
|
|
|
// 1.7.5 DS-Form
|
2004-09-04 13:00:00 +08:00
|
|
|
class DSForm_1<bits<6> opcode, bits<2> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> RST;
|
|
|
|
bits<14> DS;
|
|
|
|
bits<5> RA;
|
2004-08-11 23:54:36 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = RST;
|
|
|
|
let Inst{11-15} = RA;
|
|
|
|
let Inst{16-29} = DS;
|
|
|
|
let Inst{30-31} = xo;
|
|
|
|
}
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class DSForm_2<bits<6> opcode, bits<2> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: DSForm_1<opcode, xo, ppc64, vmx, OL, asmstr>;
|
2004-08-11 23:54:36 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.6 X-Form
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_base_r3xo<bits<6> opcode, bits<10> xo, bit rc, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr>
|
|
|
|
: I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> RST;
|
|
|
|
bits<5> A;
|
|
|
|
bits<5> B;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-11 23:54:36 +08:00
|
|
|
let Inst{6-10} = RST;
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{11-15} = A;
|
|
|
|
let Inst{16-20} = B;
|
|
|
|
let Inst{21-30} = xo;
|
|
|
|
let Inst{31} = rc;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-11-24 11:52:02 +08:00
|
|
|
// This is the same as XForm_base_r3xo, but the first two operands are swapped
|
|
|
|
// when code is emitted.
|
|
|
|
class XForm_base_r3xo_swapped
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
2004-11-24 11:52:02 +08:00
|
|
|
dag OL, string asmstr>
|
|
|
|
: I<opcode, ppc64, vmx, OL, asmstr> {
|
|
|
|
bits<5> A;
|
|
|
|
bits<5> RST;
|
|
|
|
bits<5> B;
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
bit RC = 0;
|
2004-11-24 11:52:02 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = RST;
|
|
|
|
let Inst{11-15} = A;
|
|
|
|
let Inst{16-20} = B;
|
|
|
|
let Inst{21-30} = xo;
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
let Inst{31} = RC;
|
2004-11-24 11:52:02 +08:00
|
|
|
}
|
|
|
|
|
2004-08-13 10:19:26 +08:00
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_1<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_base_r3xo<opcode, xo, 0, ppc64, vmx, OL, asmstr>;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_5<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_base_r3xo<opcode, xo, 0, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let A = 0;
|
|
|
|
let B = 0;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
class XForm_6<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
2004-08-21 13:56:39 +08:00
|
|
|
dag OL, string asmstr>
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
: XForm_base_r3xo_swapped<opcode, xo, ppc64, vmx, OL, asmstr> {
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_8<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_base_r3xo<opcode, xo, 0, ppc64, vmx, OL, asmstr>;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_10<bits<6> opcode, bits<10> xo, bit rc, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
: XForm_base_r3xo_swapped<opcode, xo, ppc64, vmx, OL, asmstr> {
|
|
|
|
let RC = rc;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_11<bits<6> opcode, bits<10> xo, bit rc, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
: XForm_base_r3xo_swapped<opcode, xo, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let B = 0;
|
Fix a minor bug (ORo didn't mark that it set CR0).
Refactor how . instructions are handled. In particular, instead of passing
the RC flag all the way up the inheritance hierarchy, just make a new tblgen
class 'DOT' which can be added to an instruction definition.
For example, instead of this:
-def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
-let Defs = [CR0] in
-def ANDo : XForm_6<31, 28, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
- "and. $rA, $rS, $rB">;
We now have this:
+def AND : XForm_6<31, 28, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
"and $rA, $rS, $rB">;
llvm-svn: 21225
2005-04-11 23:01:39 +08:00
|
|
|
let RC = rc;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-09-02 16:13:00 +08:00
|
|
|
class XForm_16<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<3> BF;
|
|
|
|
bits<1> L;
|
|
|
|
bits<5> RA;
|
|
|
|
bits<5> RB;
|
2004-08-10 01:24:04 +08:00
|
|
|
|
|
|
|
let Inst{6-8} = BF;
|
|
|
|
let Inst{9} = 0;
|
|
|
|
let Inst{10} = L;
|
|
|
|
let Inst{11-15} = RA;
|
|
|
|
let Inst{16-20} = RB;
|
|
|
|
let Inst{21-30} = xo;
|
|
|
|
let Inst{31} = 0;
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-09-02 16:13:00 +08:00
|
|
|
class XForm_16_ext<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_16<opcode, xo, ppc64, vmx, OL, asmstr> {
|
2004-08-12 04:56:14 +08:00
|
|
|
let L = ppc64;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-31 10:28:08 +08:00
|
|
|
class XForm_17<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<3> BF;
|
|
|
|
bits<5> FRA;
|
|
|
|
bits<5> FRB;
|
2004-08-10 01:24:04 +08:00
|
|
|
|
|
|
|
let Inst{6-8} = BF;
|
|
|
|
let Inst{9-10} = 0;
|
|
|
|
let Inst{11-15} = FRA;
|
|
|
|
let Inst{16-20} = FRB;
|
|
|
|
let Inst{21-30} = xo;
|
|
|
|
let Inst{31} = 0;
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_25<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_base_r3xo<opcode, xo, 0, ppc64, vmx, OL, asmstr> {
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_26<bits<6> opcode, bits<10> xo, bit rc, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_base_r3xo<opcode, xo, rc, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let A = 0;
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-21 13:56:39 +08:00
|
|
|
class XForm_28<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_base_r3xo<opcode, xo, 0, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.7 XL-Form
|
2004-08-21 13:56:39 +08:00
|
|
|
class XLForm_1<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XForm_base_r3xo<opcode, xo, 0, ppc64, vmx, OL, asmstr> {
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-09-02 16:13:00 +08:00
|
|
|
class XLForm_2<bits<6> opcode, bits<10> xo, bit lk, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> BO;
|
|
|
|
bits<5> BI;
|
|
|
|
bits<2> BH;
|
2004-08-10 01:24:04 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = BO;
|
|
|
|
let Inst{11-15} = BI;
|
|
|
|
let Inst{16-18} = 0;
|
|
|
|
let Inst{19-20} = BH;
|
|
|
|
let Inst{21-30} = xo;
|
|
|
|
let Inst{31} = lk;
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-09-02 16:13:00 +08:00
|
|
|
class XLForm_2_ext<bits<6> opcode, bits<10> xo, bits<5> bo,
|
|
|
|
bits<5> bi, bit lk, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XLForm_2<opcode, xo, lk, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let BO = bo;
|
|
|
|
let BI = bi;
|
|
|
|
let BH = 0;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.8 XFX-Form
|
2004-08-30 10:28:06 +08:00
|
|
|
class XFXForm_1<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> ST;
|
|
|
|
bits<10> SPR;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{6-10} = ST;
|
|
|
|
let Inst{11-20} = SPR;
|
|
|
|
let Inst{21-30} = xo;
|
|
|
|
let Inst{31} = 0;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-30 10:28:06 +08:00
|
|
|
class XFXForm_1_ext<bits<6> opcode, bits<10> xo, bits<10> spr, bit ppc64,
|
|
|
|
bit vmx, dag OL, string asmstr>
|
|
|
|
: XFXForm_1<opcode, xo, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let SPR = spr;
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-30 10:28:06 +08:00
|
|
|
class XFXForm_7<bits<6> opcode, bits<10> xo, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XFXForm_1<opcode, xo, ppc64, vmx, OL, asmstr>;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-30 10:28:06 +08:00
|
|
|
class XFXForm_7_ext<bits<6> opcode, bits<10> xo, bits<10> spr,
|
|
|
|
bit ppc64, bit vmx, dag OL, string asmstr>
|
|
|
|
: XFXForm_7<opcode, xo, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let SPR = spr;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-13 10:19:26 +08:00
|
|
|
// 1.7.10 XS-Form
|
2004-08-30 10:28:06 +08:00
|
|
|
class XSForm_1<bits<6> opcode, bits<9> xo, bit rc, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> RS;
|
|
|
|
bits<5> A;
|
|
|
|
bits<6> SH;
|
2004-08-13 10:19:26 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = RS;
|
|
|
|
let Inst{11-15} = A;
|
|
|
|
let Inst{16-20} = SH{1-5};
|
|
|
|
let Inst{21-29} = xo;
|
|
|
|
let Inst{30} = SH{0};
|
|
|
|
let Inst{31} = rc;
|
|
|
|
}
|
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.11 XO-Form
|
2004-08-30 10:28:06 +08:00
|
|
|
class XOForm_1<bits<6> opcode, bits<9> xo, bit oe, bit rc, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> RT;
|
|
|
|
bits<5> RA;
|
|
|
|
bits<5> RB;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{6-10} = RT;
|
|
|
|
let Inst{11-15} = RA;
|
|
|
|
let Inst{16-20} = RB;
|
|
|
|
let Inst{21} = oe;
|
|
|
|
let Inst{22-30} = xo;
|
|
|
|
let Inst{31} = rc;
|
|
|
|
}
|
|
|
|
|
2004-08-30 10:28:06 +08:00
|
|
|
class XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, bit rc, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XOForm_1<opcode, xo, oe, rc, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{11-15} = RB;
|
|
|
|
let Inst{16-20} = RA;
|
|
|
|
}
|
|
|
|
|
2004-08-30 10:28:06 +08:00
|
|
|
class XOForm_3<bits<6> opcode, bits<9> xo, bit oe, bit rc, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: XOForm_1<opcode, xo, oe, rc, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let RB = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
// 1.7.12 A-Form
|
2004-08-30 10:28:06 +08:00
|
|
|
class AForm_1<bits<6> opcode, bits<5> xo, bit rc, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> FRT;
|
|
|
|
bits<5> FRA;
|
|
|
|
bits<5> FRC;
|
2004-11-25 12:11:07 +08:00
|
|
|
bits<5> FRB;
|
2004-08-10 01:24:04 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = FRT;
|
|
|
|
let Inst{11-15} = FRA;
|
|
|
|
let Inst{16-20} = FRB;
|
|
|
|
let Inst{21-25} = FRC;
|
|
|
|
let Inst{26-30} = xo;
|
|
|
|
let Inst{31} = rc;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-30 06:45:13 +08:00
|
|
|
class AForm_2<bits<6> opcode, bits<5> xo, bit rc, bit ppc64, bit vmx, dag OL,
|
|
|
|
string asmstr>
|
|
|
|
: AForm_1<opcode, xo, rc, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let FRC = 0;
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-30 06:45:13 +08:00
|
|
|
class AForm_3<bits<6> opcode, bits<5> xo, bit rc, bit ppc64, bit vmx, dag OL,
|
|
|
|
string asmstr>
|
|
|
|
: AForm_1<opcode, xo, rc, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
let FRB = 0;
|
|
|
|
}
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
// 1.7.13 M-Form
|
2004-08-31 10:28:08 +08:00
|
|
|
class MForm_1<bits<6> opcode, bit rc, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> RA;
|
2004-11-24 03:23:32 +08:00
|
|
|
bits<5> RS;
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> RB;
|
|
|
|
bits<5> MB;
|
|
|
|
bits<5> ME;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
let Inst{6-10} = RS;
|
|
|
|
let Inst{11-15} = RA;
|
|
|
|
let Inst{16-20} = RB;
|
|
|
|
let Inst{21-25} = MB;
|
|
|
|
let Inst{26-30} = ME;
|
|
|
|
let Inst{31} = rc;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|
|
|
|
|
2004-08-31 10:28:08 +08:00
|
|
|
class MForm_2<bits<6> opcode, bit rc, bit ppc64, bit vmx,
|
|
|
|
dag OL, string asmstr>
|
|
|
|
: MForm_1<opcode, rc, ppc64, vmx, OL, asmstr> {
|
2004-08-10 01:24:04 +08:00
|
|
|
}
|
|
|
|
|
2004-08-13 10:19:26 +08:00
|
|
|
// 1.7.14 MD-Form
|
2004-08-31 10:28:08 +08:00
|
|
|
class MDForm_1<bits<6> opcode, bits<3> xo, bit rc, bit ppc64, bit vmx,
|
2004-09-04 13:00:00 +08:00
|
|
|
dag OL, string asmstr> : I<opcode, ppc64, vmx, OL, asmstr> {
|
2004-10-14 13:55:37 +08:00
|
|
|
bits<5> RS;
|
|
|
|
bits<5> RA;
|
|
|
|
bits<6> SH;
|
|
|
|
bits<6> MBE;
|
2004-08-13 10:19:26 +08:00
|
|
|
|
|
|
|
let Inst{6-10} = RS;
|
|
|
|
let Inst{11-15} = RA;
|
|
|
|
let Inst{16-20} = SH{1-5};
|
|
|
|
let Inst{21-26} = MBE;
|
|
|
|
let Inst{27-29} = xo;
|
|
|
|
let Inst{30} = SH{0};
|
|
|
|
let Inst{31} = rc;
|
|
|
|
}
|
|
|
|
|
2004-08-10 01:24:04 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2004-09-04 13:00:00 +08:00
|
|
|
class Pseudo<dag OL, string asmstr> : I<0, 0, 0, OL, asmstr> {
|
2004-09-02 16:13:00 +08:00
|
|
|
let PPC64 = 0;
|
|
|
|
let VMX = 0;
|
2004-08-03 00:54:54 +08:00
|
|
|
|
2004-09-02 16:13:00 +08:00
|
|
|
let Inst{31-0} = 0;
|
2004-08-03 00:54:54 +08:00
|
|
|
}
|