2006-05-15 06:18:28 +08:00
|
|
|
//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-30 04:36:04 +08:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
2006-05-15 06:18:28 +08:00
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "ARMTargetMachine.h"
|
2011-01-10 20:39:04 +08:00
|
|
|
#include "ARMFrameLowering.h"
|
2006-05-15 06:18:28 +08:00
|
|
|
#include "ARM.h"
|
|
|
|
#include "llvm/PassManager.h"
|
2007-05-16 10:01:49 +08:00
|
|
|
#include "llvm/CodeGen/Passes.h"
|
2010-12-06 06:04:16 +08:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
2009-07-15 04:18:05 +08:00
|
|
|
#include "llvm/Support/FormattedStream.h"
|
2007-01-19 15:51:42 +08:00
|
|
|
#include "llvm/Target/TargetOptions.h"
|
2009-07-25 14:49:55 +08:00
|
|
|
#include "llvm/Target/TargetRegistry.h"
|
2006-05-15 06:18:28 +08:00
|
|
|
using namespace llvm;
|
|
|
|
|
2010-09-28 02:31:37 +08:00
|
|
|
// This is duplicated code. Refactor this.
|
|
|
|
static MCStreamer *createMCStreamer(const Target &T, const std::string &TT,
|
|
|
|
MCContext &Ctx, TargetAsmBackend &TAB,
|
2010-11-17 13:41:32 +08:00
|
|
|
raw_ostream &OS,
|
|
|
|
MCCodeEmitter *Emitter,
|
2011-01-24 01:55:27 +08:00
|
|
|
bool RelaxAll,
|
|
|
|
bool NoExecStack) {
|
2011-04-20 05:14:45 +08:00
|
|
|
Triple TheTriple(TT);
|
|
|
|
|
|
|
|
if (TheTriple.isOSDarwin())
|
2010-11-17 13:41:32 +08:00
|
|
|
return createMachOStreamer(Ctx, TAB, OS, Emitter, RelaxAll);
|
2011-04-20 05:14:45 +08:00
|
|
|
|
|
|
|
if (TheTriple.isOSWindows()) {
|
2010-09-29 05:40:26 +08:00
|
|
|
llvm_unreachable("ARM does not support Windows COFF format");
|
|
|
|
return NULL;
|
2010-09-28 02:31:37 +08:00
|
|
|
}
|
2011-04-20 05:14:45 +08:00
|
|
|
|
|
|
|
return createELFStreamer(Ctx, TAB, OS, Emitter, RelaxAll, NoExecStack);
|
2010-09-28 02:31:37 +08:00
|
|
|
}
|
|
|
|
|
2009-08-11 23:33:49 +08:00
|
|
|
extern "C" void LLVMInitializeARMTarget() {
|
2009-07-25 14:49:55 +08:00
|
|
|
// Register the target.
|
|
|
|
RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
|
|
|
|
RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
|
2009-09-15 01:27:35 +08:00
|
|
|
|
2010-09-28 02:31:37 +08:00
|
|
|
// Register the MC Code Emitter
|
2010-11-17 13:41:32 +08:00
|
|
|
TargetRegistry::RegisterCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
|
|
|
|
TargetRegistry::RegisterCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
|
2010-09-28 02:31:37 +08:00
|
|
|
|
2010-09-30 10:17:26 +08:00
|
|
|
// Register the asm backend.
|
2010-11-17 13:41:32 +08:00
|
|
|
TargetRegistry::RegisterAsmBackend(TheARMTarget, createARMAsmBackend);
|
|
|
|
TargetRegistry::RegisterAsmBackend(TheThumbTarget, createARMAsmBackend);
|
2010-09-30 10:17:26 +08:00
|
|
|
|
2010-09-28 02:31:37 +08:00
|
|
|
// Register the object streamer.
|
2010-11-17 13:41:32 +08:00
|
|
|
TargetRegistry::RegisterObjectStreamer(TheARMTarget, createMCStreamer);
|
|
|
|
TargetRegistry::RegisterObjectStreamer(TheThumbTarget, createMCStreamer);
|
2010-09-28 02:31:37 +08:00
|
|
|
|
2009-07-25 14:49:55 +08:00
|
|
|
}
|
2009-06-17 04:12:29 +08:00
|
|
|
|
2007-02-23 11:14:31 +08:00
|
|
|
/// TargetMachine ctor - Create an ARM architecture model.
|
|
|
|
///
|
2011-07-19 14:37:02 +08:00
|
|
|
ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
|
|
|
|
StringRef CPU, StringRef FS,
|
|
|
|
Reloc::Model RM)
|
|
|
|
: LLVMTargetMachine(T, TT, CPU, FS, RM),
|
2011-07-07 08:08:19 +08:00
|
|
|
Subtarget(TT, CPU, FS),
|
2008-11-08 15:38:22 +08:00
|
|
|
JITInfo(),
|
2011-04-07 06:35:47 +08:00
|
|
|
InstrItins(Subtarget.getInstrItineraryData()) {
|
2011-06-24 02:15:17 +08:00
|
|
|
// Default to soft float ABI
|
|
|
|
if (FloatABIType == FloatABI::Default)
|
|
|
|
FloatABIType = FloatABI::Soft;
|
2008-10-31 00:10:54 +08:00
|
|
|
}
|
2006-05-15 06:18:28 +08:00
|
|
|
|
2011-07-19 14:37:02 +08:00
|
|
|
ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
|
|
|
|
StringRef CPU, StringRef FS,
|
|
|
|
Reloc::Model RM)
|
|
|
|
: ARMBaseTargetMachine(T, TT, CPU, FS, RM), InstrInfo(Subtarget),
|
2010-10-04 02:59:45 +08:00
|
|
|
DataLayout(Subtarget.isAPCS_ABI() ?
|
|
|
|
std::string("e-p:32:32-f64:32:64-i64:32:64-"
|
|
|
|
"v128:32:128-v64:32:64-n32") :
|
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64-"
|
|
|
|
"v128:64:128-v64:64:64-n32")),
|
|
|
|
ELFWriterInfo(*this),
|
2010-05-12 01:31:57 +08:00
|
|
|
TLInfo(*this),
|
2010-11-15 08:06:54 +08:00
|
|
|
TSInfo(*this),
|
2011-01-10 20:39:04 +08:00
|
|
|
FrameLowering(Subtarget) {
|
2010-08-11 15:17:46 +08:00
|
|
|
if (!Subtarget.hasARMOps())
|
|
|
|
report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
|
|
|
|
"support ARM mode execution!");
|
2009-06-27 05:28:53 +08:00
|
|
|
}
|
|
|
|
|
2011-07-19 14:37:02 +08:00
|
|
|
ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
|
|
|
|
StringRef CPU, StringRef FS,
|
|
|
|
Reloc::Model RM)
|
|
|
|
: ARMBaseTargetMachine(T, TT, CPU, FS, RM),
|
2009-08-15 15:59:10 +08:00
|
|
|
InstrInfo(Subtarget.hasThumb2()
|
|
|
|
? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
|
|
|
|
: ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
|
2010-10-04 02:59:45 +08:00
|
|
|
DataLayout(Subtarget.isAPCS_ABI() ?
|
|
|
|
std::string("e-p:32:32-f64:32:64-i64:32:64-"
|
|
|
|
"i16:16:32-i8:8:32-i1:8:32-"
|
|
|
|
"v128:32:128-v64:32:64-a:0:32-n32") :
|
|
|
|
std::string("e-p:32:32-f64:64:64-i64:64:64-"
|
|
|
|
"i16:16:32-i8:8:32-i1:8:32-"
|
|
|
|
"v128:64:128-v64:64:64-a:0:32-n32")),
|
|
|
|
ELFWriterInfo(*this),
|
2010-05-12 01:31:57 +08:00
|
|
|
TLInfo(*this),
|
2010-11-15 08:06:54 +08:00
|
|
|
TSInfo(*this),
|
2011-01-10 20:39:04 +08:00
|
|
|
FrameLowering(Subtarget.hasThumb2()
|
|
|
|
? new ARMFrameLowering(Subtarget)
|
|
|
|
: (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
|
2009-06-27 05:28:53 +08:00
|
|
|
}
|
|
|
|
|
2010-07-25 05:52:08 +08:00
|
|
|
// Pass Pipeline Configuration
|
|
|
|
bool ARMBaseTargetMachine::addPreISel(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
|
|
|
if (OptLevel != CodeGenOpt::None)
|
|
|
|
PM.add(createARMGlobalMergePass(getTargetLowering()));
|
2006-05-15 06:18:28 +08:00
|
|
|
|
2010-07-25 05:52:08 +08:00
|
|
|
return false;
|
|
|
|
}
|
2007-01-19 15:51:42 +08:00
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2009-09-28 22:30:20 +08:00
|
|
|
PM.add(createARMISelDag(*this, OptLevel));
|
2006-09-04 12:14:57 +08:00
|
|
|
return false;
|
|
|
|
}
|
2006-09-19 23:49:25 +08:00
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2009-09-27 17:46:04 +08:00
|
|
|
// FIXME: temporarily disabling load / store optimization pass for Thumb1.
|
2010-11-12 04:50:14 +08:00
|
|
|
if (OptLevel != CodeGenOpt::None && !Subtarget.isThumb1Only())
|
2009-06-13 17:12:55 +08:00
|
|
|
PM.add(createARMLoadStoreOptimizationPass(true));
|
2011-04-20 02:11:57 +08:00
|
|
|
if (OptLevel != CodeGenOpt::None && Subtarget.isCortexA9())
|
2010-12-06 06:04:16 +08:00
|
|
|
PM.add(createMLxExpansionPass());
|
2010-06-09 09:46:50 +08:00
|
|
|
|
2009-06-13 17:12:55 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2009-09-30 16:53:01 +08:00
|
|
|
bool ARMBaseTargetMachine::addPreSched2(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
|
|
|
// FIXME: temporarily disabling load / store optimization pass for Thumb1.
|
2010-11-12 04:50:14 +08:00
|
|
|
if (OptLevel != CodeGenOpt::None) {
|
|
|
|
if (!Subtarget.isThumb1Only())
|
|
|
|
PM.add(createARMLoadStoreOptimizationPass());
|
|
|
|
if (Subtarget.hasNEON())
|
|
|
|
PM.add(createNEONMoveFixPass());
|
|
|
|
}
|
2009-09-30 16:53:01 +08:00
|
|
|
|
2009-11-07 07:52:48 +08:00
|
|
|
// Expand some pseudo instructions into multiple instructions to allow
|
|
|
|
// proper scheduling.
|
|
|
|
PM.add(createARMExpandPseudoPass());
|
|
|
|
|
2010-06-19 07:32:07 +08:00
|
|
|
if (OptLevel != CodeGenOpt::None) {
|
2010-06-19 07:09:54 +08:00
|
|
|
if (!Subtarget.isThumb1Only())
|
2010-06-16 15:35:02 +08:00
|
|
|
PM.add(createIfConverterPass());
|
|
|
|
}
|
2010-06-25 03:10:14 +08:00
|
|
|
if (Subtarget.isThumb2())
|
|
|
|
PM.add(createThumb2ITBlockPass());
|
2010-06-16 15:35:02 +08:00
|
|
|
|
2009-09-30 16:53:01 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel) {
|
2010-08-10 02:35:19 +08:00
|
|
|
if (Subtarget.isThumb2() && !Subtarget.prefers32BitThumb())
|
2009-08-11 07:56:04 +08:00
|
|
|
PM.add(createThumb2SizeReductionPass());
|
2009-07-10 09:54:42 +08:00
|
|
|
|
2007-01-19 15:51:42 +08:00
|
|
|
PM.add(createARMConstantIslandPass());
|
2006-09-19 23:49:25 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2009-06-27 05:28:53 +08:00
|
|
|
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
|
|
|
|
CodeGenOpt::Level OptLevel,
|
|
|
|
JITCodeEmitter &JCE) {
|
2009-05-31 04:51:52 +08:00
|
|
|
// Machine code emitter pass for ARM.
|
|
|
|
PM.add(createARMJITCodeEmitterPass(*this, JCE));
|
|
|
|
return false;
|
|
|
|
}
|