2019-06-14 08:33:31 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=gfx906 -verify-machineinstrs < %s | FileCheck %s --check-prefixes=GCN,GFX906
|
2019-07-11 08:00:27 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=gfx908 -verify-machineinstrs < %s | FileCheck %s --check-prefixes=GCN,GFX908
|
2020-06-16 05:10:39 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=gfx1011 -verify-machineinstrs < %s | FileCheck %s --check-prefixes=GCN,GFX10
|
|
|
|
; RUN: llc -march=amdgcn -mcpu=gfx1012 -verify-machineinstrs < %s | FileCheck %s --check-prefixes=GCN,GFX10
|
|
|
|
; RUN: llc -march=amdgcn -mcpu=gfx1030 -verify-machineinstrs < %s | FileCheck %s --check-prefixes=GCN,GFX10
|
2020-08-06 03:00:52 +08:00
|
|
|
; RUN: llc -march=amdgcn -mcpu=gfx1031 -verify-machineinstrs < %s | FileCheck %s --check-prefixes=GCN,GFX10
|
2018-05-01 03:08:16 +08:00
|
|
|
|
2018-08-01 09:31:30 +08:00
|
|
|
declare i32 @llvm.amdgcn.sdot8(i32 %a, i32 %b, i32 %c, i1 %clamp)
|
2018-05-01 03:08:16 +08:00
|
|
|
|
2018-08-01 09:31:30 +08:00
|
|
|
; GCN-LABEL: {{^}}test_llvm_amdgcn_sdot8_clamp
|
2020-06-16 05:10:39 +08:00
|
|
|
; GFX906: v_dot8_i32_i4 v{{[0-9]+}}, s{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} clamp{{$}}
|
|
|
|
; GFX908: v_dot8_i32_i4 v{{[0-9]+}}, s{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}} clamp{{$}}
|
|
|
|
; GFX10: v_dot8_i32_i4 v{{[0-9]+}}, s{{[0-9]+}}, s{{[0-9]+}}, v{{[0-9]+}} clamp{{$}}
|
2018-08-01 09:31:30 +08:00
|
|
|
define amdgpu_kernel void @test_llvm_amdgcn_sdot8_clamp(
|
2018-05-01 03:08:16 +08:00
|
|
|
i32 addrspace(1)* %r,
|
|
|
|
<8 x i4> addrspace(1)* %a,
|
|
|
|
<8 x i4> addrspace(1)* %b,
|
|
|
|
i32 addrspace(1)* %c) {
|
|
|
|
entry:
|
|
|
|
%a.val = load <8 x i4>, <8 x i4> addrspace(1)* %a
|
|
|
|
%b.val = load <8 x i4>, <8 x i4> addrspace(1)* %b
|
|
|
|
%a.val.cast = bitcast <8 x i4> %a.val to i32
|
|
|
|
%b.val.cast = bitcast <8 x i4> %b.val to i32
|
|
|
|
%c.val = load i32, i32 addrspace(1)* %c
|
2018-08-01 09:31:30 +08:00
|
|
|
%r.val = call i32 @llvm.amdgcn.sdot8(i32 %a.val.cast, i32 %b.val.cast, i32 %c.val, i1 1)
|
|
|
|
store i32 %r.val, i32 addrspace(1)* %r
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}test_llvm_amdgcn_sdot8_no_clamp
|
2020-06-16 05:10:39 +08:00
|
|
|
; GFX906: v_dot8_i32_i4 v{{[0-9]+}}, s{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}{{$}}
|
|
|
|
; GFX908: v_dot8c_i32_i4_e32 v{{[0-9]+}}, s{{[0-9]+}}, v{{[0-9]+}}{{$}}
|
|
|
|
; GFX10: v_dot8_i32_i4 v{{[0-9]+}}, s{{[0-9]+}}, s{{[0-9]+}}, v{{[0-9]+}}{{$}}
|
2018-08-01 09:31:30 +08:00
|
|
|
define amdgpu_kernel void @test_llvm_amdgcn_sdot8_no_clamp(
|
|
|
|
i32 addrspace(1)* %r,
|
|
|
|
<8 x i4> addrspace(1)* %a,
|
|
|
|
<8 x i4> addrspace(1)* %b,
|
|
|
|
i32 addrspace(1)* %c) {
|
|
|
|
entry:
|
|
|
|
%a.val = load <8 x i4>, <8 x i4> addrspace(1)* %a
|
|
|
|
%b.val = load <8 x i4>, <8 x i4> addrspace(1)* %b
|
|
|
|
%a.val.cast = bitcast <8 x i4> %a.val to i32
|
|
|
|
%b.val.cast = bitcast <8 x i4> %b.val to i32
|
|
|
|
%c.val = load i32, i32 addrspace(1)* %c
|
|
|
|
%r.val = call i32 @llvm.amdgcn.sdot8(i32 %a.val.cast, i32 %b.val.cast, i32 %c.val, i1 0)
|
2018-05-01 03:08:16 +08:00
|
|
|
store i32 %r.val, i32 addrspace(1)* %r
|
|
|
|
ret void
|
|
|
|
}
|