2017-09-05 20:28:30 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
|
|
|
; RUN: llc < %s -mtriple=i686-- -mcpu=corei7 | FileCheck %s --check-prefix=ALL --check-prefix=X86
|
|
|
|
; RUN: llc < %s -mtriple=i686-- -mcpu=corei7-avx | FileCheck %s --check-prefix=ALL --check-prefix=SHLD
|
|
|
|
; RUN: llc < %s -mtriple=i686-- -mcpu=core-avx2 | FileCheck %s --check-prefix=ALL --check-prefix=BMI2
|
2008-10-17 09:23:35 +08:00
|
|
|
|
|
|
|
define i32 @foo(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-LABEL: foo:
|
2017-12-05 01:18:51 +08:00
|
|
|
; ALL: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-NEXT: movb {{[0-9]+}}(%esp), %cl
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; ALL-NEXT: roll %cl, %eax
|
|
|
|
; ALL-NEXT: retl
|
2008-10-17 09:23:35 +08:00
|
|
|
entry:
|
|
|
|
%0 = shl i32 %x, %z
|
|
|
|
%1 = sub i32 32, %z
|
|
|
|
%2 = lshr i32 %x, %1
|
|
|
|
%3 = or i32 %2, %0
|
|
|
|
ret i32 %3
|
|
|
|
}
|
|
|
|
|
|
|
|
define i32 @bar(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-LABEL: bar:
|
2017-12-05 01:18:51 +08:00
|
|
|
; ALL: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-NEXT: movb {{[0-9]+}}(%esp), %cl
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %edx
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; ALL-NEXT: shldl %cl, %edx, %eax
|
|
|
|
; ALL-NEXT: retl
|
2008-10-17 09:23:35 +08:00
|
|
|
entry:
|
|
|
|
%0 = shl i32 %y, %z
|
|
|
|
%1 = sub i32 32, %z
|
|
|
|
%2 = lshr i32 %x, %1
|
|
|
|
%3 = or i32 %2, %0
|
|
|
|
ret i32 %3
|
|
|
|
}
|
|
|
|
|
|
|
|
define i32 @un(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-LABEL: un:
|
2017-12-05 01:18:51 +08:00
|
|
|
; ALL: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-NEXT: movb {{[0-9]+}}(%esp), %cl
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; ALL-NEXT: rorl %cl, %eax
|
|
|
|
; ALL-NEXT: retl
|
2008-10-17 09:23:35 +08:00
|
|
|
entry:
|
|
|
|
%0 = lshr i32 %x, %z
|
|
|
|
%1 = sub i32 32, %z
|
|
|
|
%2 = shl i32 %x, %1
|
|
|
|
%3 = or i32 %2, %0
|
|
|
|
ret i32 %3
|
|
|
|
}
|
|
|
|
|
|
|
|
define i32 @bu(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-LABEL: bu:
|
2017-12-05 01:18:51 +08:00
|
|
|
; ALL: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-NEXT: movb {{[0-9]+}}(%esp), %cl
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %edx
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; ALL-NEXT: shrdl %cl, %edx, %eax
|
|
|
|
; ALL-NEXT: retl
|
2008-10-17 09:23:35 +08:00
|
|
|
entry:
|
|
|
|
%0 = lshr i32 %y, %z
|
|
|
|
%1 = sub i32 32, %z
|
|
|
|
%2 = shl i32 %x, %1
|
|
|
|
%3 = or i32 %2, %0
|
|
|
|
ret i32 %3
|
|
|
|
}
|
|
|
|
|
|
|
|
define i32 @xfoo(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-LABEL: xfoo:
|
2017-12-05 01:18:51 +08:00
|
|
|
; X86: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: roll $7, %eax
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
2017-02-21 14:39:13 +08:00
|
|
|
; SHLD-LABEL: xfoo:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SHLD: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; SHLD-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; SHLD-NEXT: shldl $7, %eax, %eax
|
|
|
|
; SHLD-NEXT: retl
|
|
|
|
;
|
2013-07-14 14:24:09 +08:00
|
|
|
; BMI2-LABEL: xfoo:
|
2017-12-05 01:18:51 +08:00
|
|
|
; BMI2: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; BMI2-NEXT: rorxl $25, {{[0-9]+}}(%esp), %eax
|
|
|
|
; BMI2-NEXT: retl
|
|
|
|
entry:
|
2008-10-17 09:23:35 +08:00
|
|
|
%0 = lshr i32 %x, 25
|
|
|
|
%1 = shl i32 %x, 7
|
|
|
|
%2 = or i32 %0, %1
|
|
|
|
ret i32 %2
|
|
|
|
}
|
|
|
|
|
2012-09-26 16:24:51 +08:00
|
|
|
define i32 @xfoop(i32* %p) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-LABEL: xfoop:
|
2017-12-05 01:18:51 +08:00
|
|
|
; X86: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: movl (%eax), %eax
|
|
|
|
; X86-NEXT: roll $7, %eax
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
2017-02-21 14:39:13 +08:00
|
|
|
; SHLD-LABEL: xfoop:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SHLD: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; SHLD-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; SHLD-NEXT: movl (%eax), %eax
|
|
|
|
; SHLD-NEXT: shldl $7, %eax, %eax
|
|
|
|
; SHLD-NEXT: retl
|
|
|
|
;
|
2013-07-14 14:24:09 +08:00
|
|
|
; BMI2-LABEL: xfoop:
|
2017-12-05 01:18:51 +08:00
|
|
|
; BMI2: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; BMI2-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; BMI2-NEXT: rorxl $25, (%eax), %eax
|
|
|
|
; BMI2-NEXT: retl
|
|
|
|
entry:
|
2015-02-28 05:17:42 +08:00
|
|
|
%x = load i32, i32* %p
|
2012-09-26 16:24:51 +08:00
|
|
|
%a = lshr i32 %x, 25
|
|
|
|
%b = shl i32 %x, 7
|
|
|
|
%c = or i32 %a, %b
|
|
|
|
ret i32 %c
|
|
|
|
}
|
|
|
|
|
2008-10-17 09:23:35 +08:00
|
|
|
define i32 @xbar(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-LABEL: xbar:
|
2017-12-05 01:18:51 +08:00
|
|
|
; ALL: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %ecx
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; ALL-NEXT: shldl $7, %ecx, %eax
|
|
|
|
; ALL-NEXT: retl
|
2008-10-17 09:23:35 +08:00
|
|
|
entry:
|
|
|
|
%0 = shl i32 %y, 7
|
|
|
|
%1 = lshr i32 %x, 25
|
|
|
|
%2 = or i32 %0, %1
|
|
|
|
ret i32 %2
|
|
|
|
}
|
|
|
|
|
|
|
|
define i32 @xun(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-LABEL: xun:
|
2017-12-05 01:18:51 +08:00
|
|
|
; X86: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: roll $25, %eax
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
2017-02-21 14:39:13 +08:00
|
|
|
; SHLD-LABEL: xun:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SHLD: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; SHLD-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; SHLD-NEXT: shldl $25, %eax, %eax
|
|
|
|
; SHLD-NEXT: retl
|
|
|
|
;
|
2013-07-14 14:24:09 +08:00
|
|
|
; BMI2-LABEL: xun:
|
2017-12-05 01:18:51 +08:00
|
|
|
; BMI2: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; BMI2-NEXT: rorxl $7, {{[0-9]+}}(%esp), %eax
|
|
|
|
; BMI2-NEXT: retl
|
|
|
|
entry:
|
2008-10-17 09:23:35 +08:00
|
|
|
%0 = lshr i32 %x, 7
|
|
|
|
%1 = shl i32 %x, 25
|
|
|
|
%2 = or i32 %0, %1
|
|
|
|
ret i32 %2
|
|
|
|
}
|
|
|
|
|
2012-09-26 16:24:51 +08:00
|
|
|
define i32 @xunp(i32* %p) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-LABEL: xunp:
|
2017-12-05 01:18:51 +08:00
|
|
|
; X86: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; X86-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: movl (%eax), %eax
|
|
|
|
; X86-NEXT: roll $25, %eax
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; SHLD-LABEL: xunp:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SHLD: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; SHLD-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; SHLD-NEXT: movl (%eax), %eax
|
|
|
|
; SHLD-NEXT: shldl $25, %eax, %eax
|
|
|
|
; SHLD-NEXT: retl
|
|
|
|
;
|
|
|
|
; BMI2-LABEL: xunp:
|
2017-12-05 01:18:51 +08:00
|
|
|
; BMI2: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; BMI2-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; BMI2-NEXT: rorxl $7, (%eax), %eax
|
|
|
|
; BMI2-NEXT: retl
|
2012-09-26 16:24:51 +08:00
|
|
|
entry:
|
2017-02-21 14:39:13 +08:00
|
|
|
; shld-label: xunp:
|
|
|
|
; shld: shldl $25
|
2015-02-28 05:17:42 +08:00
|
|
|
%x = load i32, i32* %p
|
2012-09-26 16:24:51 +08:00
|
|
|
%a = lshr i32 %x, 7
|
|
|
|
%b = shl i32 %x, 25
|
|
|
|
%c = or i32 %a, %b
|
|
|
|
ret i32 %c
|
|
|
|
}
|
|
|
|
|
2008-10-17 09:23:35 +08:00
|
|
|
define i32 @xbu(i32 %x, i32 %y, i32 %z) nounwind readnone {
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-LABEL: xbu:
|
2017-12-05 01:18:51 +08:00
|
|
|
; ALL: # %bb.0: # %entry
|
2017-09-05 20:28:30 +08:00
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %ecx
|
|
|
|
; ALL-NEXT: movl {{[0-9]+}}(%esp), %eax
|
|
|
|
; ALL-NEXT: shldl $25, %ecx, %eax
|
|
|
|
; ALL-NEXT: retl
|
2008-10-17 09:23:35 +08:00
|
|
|
entry:
|
|
|
|
%0 = lshr i32 %y, 7
|
|
|
|
%1 = shl i32 %x, 25
|
|
|
|
%2 = or i32 %0, %1
|
|
|
|
ret i32 %2
|
|
|
|
}
|