2015-06-30 07:51:55 +08:00
|
|
|
// WebAssemblyInstrInfo.td-Describe the WebAssembly Instructions-*- tablegen -*-
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
2015-07-11 02:23:10 +08:00
|
|
|
///
|
|
|
|
/// \file
|
|
|
|
/// \brief WebAssembly Instruction definitions.
|
|
|
|
///
|
2015-06-30 07:51:55 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// WebAssembly Instruction Predicate Definitions.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2015-07-02 07:41:25 +08:00
|
|
|
def HasAddr32 : Predicate<"!Subtarget->hasAddr64()">;
|
|
|
|
def HasAddr64 : Predicate<"Subtarget->hasAddr64()">;
|
|
|
|
def HasSIMD128 : Predicate<"Subtarget->hasSIMD128()">,
|
|
|
|
AssemblerPredicate<"FeatureSIMD128", "simd128">;
|
|
|
|
|
2015-06-30 07:51:55 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// WebAssembly-specific DAG Node Types.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2015-08-25 06:16:48 +08:00
|
|
|
def SDT_WebAssemblyCallSeqStart : SDCallSeqStart<[SDTCisVT<0, iPTR>]>;
|
|
|
|
def SDT_WebAssemblyCallSeqEnd :
|
|
|
|
SDCallSeqEnd<[SDTCisVT<0, iPTR>, SDTCisVT<1, iPTR>]>;
|
2015-09-10 00:13:47 +08:00
|
|
|
def SDT_WebAssemblyCall0 : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
|
|
|
|
def SDT_WebAssemblyCall1 : SDTypeProfile<1, -1, [SDTCisPtrTy<1>]>;
|
2016-03-08 11:18:12 +08:00
|
|
|
def SDT_WebAssemblyBrTable : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
|
2015-08-01 01:53:38 +08:00
|
|
|
def SDT_WebAssemblyArgument : SDTypeProfile<1, 1, [SDTCisVT<1, i32>]>;
|
2015-08-01 05:04:18 +08:00
|
|
|
def SDT_WebAssemblyReturn : SDTypeProfile<0, -1, []>;
|
2015-08-25 06:16:48 +08:00
|
|
|
def SDT_WebAssemblyWrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>,
|
|
|
|
SDTCisPtrTy<0>]>;
|
2015-08-01 01:53:38 +08:00
|
|
|
|
2015-06-30 07:51:55 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// WebAssembly-specific DAG Nodes.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2015-08-25 06:16:48 +08:00
|
|
|
def WebAssemblycallseq_start :
|
|
|
|
SDNode<"ISD::CALLSEQ_START", SDT_WebAssemblyCallSeqStart,
|
|
|
|
[SDNPHasChain, SDNPOutGlue]>;
|
|
|
|
def WebAssemblycallseq_end :
|
|
|
|
SDNode<"ISD::CALLSEQ_END", SDT_WebAssemblyCallSeqEnd,
|
|
|
|
[SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
|
2015-09-10 00:13:47 +08:00
|
|
|
def WebAssemblycall0 : SDNode<"WebAssemblyISD::CALL0",
|
|
|
|
SDT_WebAssemblyCall0,
|
|
|
|
[SDNPHasChain, SDNPVariadic]>;
|
|
|
|
def WebAssemblycall1 : SDNode<"WebAssemblyISD::CALL1",
|
|
|
|
SDT_WebAssemblyCall1,
|
|
|
|
[SDNPHasChain, SDNPVariadic]>;
|
2016-03-08 11:18:12 +08:00
|
|
|
def WebAssemblybr_table : SDNode<"WebAssemblyISD::BR_TABLE",
|
|
|
|
SDT_WebAssemblyBrTable,
|
|
|
|
[SDNPHasChain, SDNPVariadic]>;
|
2015-08-01 01:53:38 +08:00
|
|
|
def WebAssemblyargument : SDNode<"WebAssemblyISD::ARGUMENT",
|
|
|
|
SDT_WebAssemblyArgument>;
|
|
|
|
def WebAssemblyreturn : SDNode<"WebAssemblyISD::RETURN",
|
2015-08-25 06:16:48 +08:00
|
|
|
SDT_WebAssemblyReturn, [SDNPHasChain]>;
|
|
|
|
def WebAssemblywrapper : SDNode<"WebAssemblyISD::Wrapper",
|
|
|
|
SDT_WebAssemblyWrapper>;
|
2015-08-01 01:53:38 +08:00
|
|
|
|
2015-06-30 07:51:55 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// WebAssembly-specific Operands.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2016-01-12 11:09:16 +08:00
|
|
|
let OperandNamespace = "WebAssembly" in {
|
|
|
|
|
|
|
|
let OperandType = "OPERAND_BASIC_BLOCK" in
|
2015-09-17 00:51:30 +08:00
|
|
|
def bb_op : Operand<OtherVT>;
|
2015-08-25 06:16:48 +08:00
|
|
|
|
2016-02-16 23:14:23 +08:00
|
|
|
let OperandType = "OPERAND_FP32IMM" in
|
2016-01-12 11:09:16 +08:00
|
|
|
def f32imm_op : Operand<f32>;
|
2016-02-16 23:14:23 +08:00
|
|
|
|
|
|
|
let OperandType = "OPERAND_FP64IMM" in
|
2016-01-12 11:09:16 +08:00
|
|
|
def f64imm_op : Operand<f64>;
|
|
|
|
|
2016-01-26 11:39:31 +08:00
|
|
|
let OperandType = "OPERAND_P2ALIGN" in {
|
|
|
|
def P2Align : Operand<i32> {
|
|
|
|
let PrintMethod = "printWebAssemblyP2AlignOperand";
|
|
|
|
}
|
|
|
|
} // OperandType = "OPERAND_P2ALIGN"
|
|
|
|
|
2016-01-12 11:09:16 +08:00
|
|
|
} // OperandNamespace = "WebAssembly"
|
|
|
|
|
2015-06-30 07:51:55 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// WebAssembly Instruction Format Definitions.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
include "WebAssemblyInstrFormats.td"
|
|
|
|
|
2015-11-19 00:12:01 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Additional instructions.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2015-08-01 12:48:44 +08:00
|
|
|
multiclass ARGUMENT<WebAssemblyRegClass vt> {
|
2015-12-22 00:53:29 +08:00
|
|
|
let hasSideEffects = 1, Uses = [ARGUMENTS], isCodeGenOnly = 1 in
|
2015-08-01 12:48:44 +08:00
|
|
|
def ARGUMENT_#vt : I<(outs vt:$res), (ins i32imm:$argno),
|
|
|
|
[(set vt:$res, (WebAssemblyargument timm:$argno))]>;
|
|
|
|
}
|
2015-09-26 09:09:44 +08:00
|
|
|
defm : ARGUMENT<I32>;
|
|
|
|
defm : ARGUMENT<I64>;
|
|
|
|
defm : ARGUMENT<F32>;
|
|
|
|
defm : ARGUMENT<F64>;
|
2015-08-01 01:53:38 +08:00
|
|
|
|
2015-11-26 03:36:19 +08:00
|
|
|
let Defs = [ARGUMENTS] in {
|
|
|
|
|
2015-11-19 00:12:01 +08:00
|
|
|
// get_local and set_local are not generated by instruction selection; they
|
2016-01-28 09:22:44 +08:00
|
|
|
// are implied by virtual register uses and defs.
|
2015-11-19 00:12:01 +08:00
|
|
|
multiclass LOCAL<WebAssemblyRegClass vt> {
|
2016-05-17 03:16:32 +08:00
|
|
|
let hasSideEffects = 0 in {
|
2015-11-24 03:30:43 +08:00
|
|
|
// COPY_LOCAL is not an actual instruction in wasm, but since we allow
|
|
|
|
// get_local and set_local to be implicit, we can have a COPY_LOCAL which
|
|
|
|
// is actually a no-op because all the work is done in the implied
|
|
|
|
// get_local and set_local.
|
|
|
|
let isAsCheapAsAMove = 1 in
|
|
|
|
def COPY_LOCAL_#vt : I<(outs vt:$res), (ins vt:$src), [],
|
|
|
|
"copy_local\t$res, $src">;
|
2016-01-28 09:22:44 +08:00
|
|
|
|
|
|
|
// TEE_LOCAL is similar to COPY_LOCAL, but writes two copies of its result.
|
|
|
|
// Typically this would be used to stackify one result and write the other
|
|
|
|
// result to a local.
|
|
|
|
let isAsCheapAsAMove = 1 in
|
|
|
|
def TEE_LOCAL_#vt : I<(outs vt:$res, vt:$also), (ins vt:$src), [],
|
|
|
|
"tee_local\t$res, $also, $src">;
|
2016-05-17 03:16:32 +08:00
|
|
|
} // hasSideEffects = 0
|
2015-11-19 00:12:01 +08:00
|
|
|
}
|
|
|
|
defm : LOCAL<I32>;
|
|
|
|
defm : LOCAL<I64>;
|
|
|
|
defm : LOCAL<F32>;
|
|
|
|
defm : LOCAL<F64>;
|
2015-08-11 06:36:48 +08:00
|
|
|
|
2016-01-20 00:59:23 +08:00
|
|
|
let isMoveImm = 1, isAsCheapAsAMove = 1, isReMaterializable = 1 in {
|
2015-11-14 04:27:45 +08:00
|
|
|
def CONST_I32 : I<(outs I32:$res), (ins i32imm:$imm),
|
2015-11-06 04:44:29 +08:00
|
|
|
[(set I32:$res, imm:$imm)],
|
2015-11-15 23:34:19 +08:00
|
|
|
"i32.const\t$res, $imm">;
|
2015-11-14 04:27:45 +08:00
|
|
|
def CONST_I64 : I<(outs I64:$res), (ins i64imm:$imm),
|
2015-11-06 04:44:29 +08:00
|
|
|
[(set I64:$res, imm:$imm)],
|
2015-11-15 23:34:19 +08:00
|
|
|
"i64.const\t$res, $imm">;
|
2016-01-12 11:09:16 +08:00
|
|
|
def CONST_F32 : I<(outs F32:$res), (ins f32imm_op:$imm),
|
2015-11-06 04:44:29 +08:00
|
|
|
[(set F32:$res, fpimm:$imm)],
|
2015-11-15 23:34:19 +08:00
|
|
|
"f32.const\t$res, $imm">;
|
2016-01-12 11:09:16 +08:00
|
|
|
def CONST_F64 : I<(outs F64:$res), (ins f64imm_op:$imm),
|
2015-11-06 04:44:29 +08:00
|
|
|
[(set F64:$res, fpimm:$imm)],
|
2015-11-15 23:34:19 +08:00
|
|
|
"f64.const\t$res, $imm">;
|
2016-01-20 00:59:23 +08:00
|
|
|
} // isMoveImm = 1, isAsCheapAsAMove = 1, isReMaterializable = 1
|
2015-08-11 06:36:48 +08:00
|
|
|
|
2015-11-26 03:36:19 +08:00
|
|
|
} // Defs = [ARGUMENTS]
|
|
|
|
|
2016-01-08 08:50:33 +08:00
|
|
|
def : Pat<(i32 (WebAssemblywrapper tglobaladdr:$addr)),
|
|
|
|
(CONST_I32 tglobaladdr:$addr)>;
|
|
|
|
def : Pat<(i32 (WebAssemblywrapper texternalsym:$addr)),
|
|
|
|
(CONST_I32 texternalsym:$addr)>;
|
2015-11-17 08:20:44 +08:00
|
|
|
|
2015-06-30 07:51:55 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Additional sets of instructions.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2015-07-11 02:23:10 +08:00
|
|
|
include "WebAssemblyInstrMemory.td"
|
|
|
|
include "WebAssemblyInstrCall.td"
|
2015-08-01 01:53:38 +08:00
|
|
|
include "WebAssemblyInstrControl.td"
|
2015-07-11 02:23:10 +08:00
|
|
|
include "WebAssemblyInstrInteger.td"
|
|
|
|
include "WebAssemblyInstrConv.td"
|
2015-12-10 12:55:31 +08:00
|
|
|
include "WebAssemblyInstrFloat.td"
|
2015-06-30 07:51:55 +08:00
|
|
|
include "WebAssemblyInstrAtomics.td"
|
|
|
|
include "WebAssemblyInstrSIMD.td"
|