2017-11-02 00:23:06 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
|
|
|
; RUN: llc -mtriple=x86_64-unknown-unknown -mcpu=generic -mattr=+sse2 -fast-isel --fast-isel-abort=1 < %s | FileCheck %s --check-prefix=ALL --check-prefix=SSE2
|
|
|
|
; RUN: llc -mtriple=x86_64-unknown-unknown -mcpu=generic -mattr=+avx -fast-isel --fast-isel-abort=1 < %s | FileCheck %s --check-prefix=ALL --check-prefix=AVX
|
|
|
|
|
|
|
|
|
|
|
|
define double @long_to_double_rr(i64 %a) {
|
|
|
|
; SSE2-LABEL: long_to_double_rr:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SSE2: # %bb.0: # %entry
|
2017-11-02 00:23:06 +08:00
|
|
|
; SSE2-NEXT: cvtsi2sdq %rdi, %xmm0
|
|
|
|
; SSE2-NEXT: retq
|
|
|
|
;
|
|
|
|
; AVX-LABEL: long_to_double_rr:
|
2017-12-05 01:18:51 +08:00
|
|
|
; AVX: # %bb.0: # %entry
|
2017-11-02 00:23:06 +08:00
|
|
|
; AVX-NEXT: vcvtsi2sdq %rdi, %xmm0, %xmm0
|
|
|
|
; AVX-NEXT: retq
|
|
|
|
entry:
|
|
|
|
%0 = sitofp i64 %a to double
|
|
|
|
ret double %0
|
|
|
|
}
|
|
|
|
|
|
|
|
define double @long_to_double_rm(i64* %a) {
|
|
|
|
; SSE2-LABEL: long_to_double_rm:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SSE2: # %bb.0: # %entry
|
2017-11-02 02:10:06 +08:00
|
|
|
; SSE2-NEXT: movq (%rdi), %rax
|
|
|
|
; SSE2-NEXT: cvtsi2sdq %rax, %xmm0
|
2017-11-02 00:23:06 +08:00
|
|
|
; SSE2-NEXT: retq
|
|
|
|
;
|
|
|
|
; AVX-LABEL: long_to_double_rm:
|
2017-12-05 01:18:51 +08:00
|
|
|
; AVX: # %bb.0: # %entry
|
2017-11-02 00:23:06 +08:00
|
|
|
; AVX-NEXT: vcvtsi2sdq (%rdi), %xmm0, %xmm0
|
|
|
|
; AVX-NEXT: retq
|
|
|
|
entry:
|
|
|
|
%0 = load i64, i64* %a
|
|
|
|
%1 = sitofp i64 %0 to double
|
|
|
|
ret double %1
|
|
|
|
}
|
|
|
|
|
2017-11-02 02:10:06 +08:00
|
|
|
define double @long_to_double_rm_optsize(i64* %a) optsize {
|
|
|
|
; SSE2-LABEL: long_to_double_rm_optsize:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SSE2: # %bb.0: # %entry
|
2017-11-02 02:10:06 +08:00
|
|
|
; SSE2-NEXT: cvtsi2sdq (%rdi), %xmm0
|
|
|
|
; SSE2-NEXT: retq
|
|
|
|
;
|
|
|
|
; AVX-LABEL: long_to_double_rm_optsize:
|
2017-12-05 01:18:51 +08:00
|
|
|
; AVX: # %bb.0: # %entry
|
2017-11-02 02:10:06 +08:00
|
|
|
; AVX-NEXT: vcvtsi2sdq (%rdi), %xmm0, %xmm0
|
|
|
|
; AVX-NEXT: retq
|
|
|
|
entry:
|
|
|
|
%0 = load i64, i64* %a
|
|
|
|
%1 = sitofp i64 %0 to double
|
|
|
|
ret double %1
|
|
|
|
}
|
|
|
|
|
2017-11-02 00:23:06 +08:00
|
|
|
define float @long_to_float_rr(i64 %a) {
|
|
|
|
; SSE2-LABEL: long_to_float_rr:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SSE2: # %bb.0: # %entry
|
2017-11-02 00:23:06 +08:00
|
|
|
; SSE2-NEXT: cvtsi2ssq %rdi, %xmm0
|
|
|
|
; SSE2-NEXT: retq
|
|
|
|
;
|
|
|
|
; AVX-LABEL: long_to_float_rr:
|
2017-12-05 01:18:51 +08:00
|
|
|
; AVX: # %bb.0: # %entry
|
2017-11-02 00:23:06 +08:00
|
|
|
; AVX-NEXT: vcvtsi2ssq %rdi, %xmm0, %xmm0
|
|
|
|
; AVX-NEXT: retq
|
|
|
|
entry:
|
|
|
|
%0 = sitofp i64 %a to float
|
|
|
|
ret float %0
|
|
|
|
}
|
|
|
|
|
|
|
|
define float @long_to_float_rm(i64* %a) {
|
|
|
|
; SSE2-LABEL: long_to_float_rm:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SSE2: # %bb.0: # %entry
|
2017-11-02 02:10:06 +08:00
|
|
|
; SSE2-NEXT: movq (%rdi), %rax
|
|
|
|
; SSE2-NEXT: cvtsi2ssq %rax, %xmm0
|
2017-11-02 00:23:06 +08:00
|
|
|
; SSE2-NEXT: retq
|
|
|
|
;
|
|
|
|
; AVX-LABEL: long_to_float_rm:
|
2017-12-05 01:18:51 +08:00
|
|
|
; AVX: # %bb.0: # %entry
|
2017-11-02 00:23:06 +08:00
|
|
|
; AVX-NEXT: vcvtsi2ssq (%rdi), %xmm0, %xmm0
|
|
|
|
; AVX-NEXT: retq
|
|
|
|
entry:
|
|
|
|
%0 = load i64, i64* %a
|
|
|
|
%1 = sitofp i64 %0 to float
|
|
|
|
ret float %1
|
|
|
|
}
|
2017-11-02 02:10:06 +08:00
|
|
|
|
|
|
|
define float @long_to_float_rm_optsize(i64* %a) optsize {
|
|
|
|
; SSE2-LABEL: long_to_float_rm_optsize:
|
2017-12-05 01:18:51 +08:00
|
|
|
; SSE2: # %bb.0: # %entry
|
2017-11-02 02:10:06 +08:00
|
|
|
; SSE2-NEXT: cvtsi2ssq (%rdi), %xmm0
|
|
|
|
; SSE2-NEXT: retq
|
|
|
|
;
|
|
|
|
; AVX-LABEL: long_to_float_rm_optsize:
|
2017-12-05 01:18:51 +08:00
|
|
|
; AVX: # %bb.0: # %entry
|
2017-11-02 02:10:06 +08:00
|
|
|
; AVX-NEXT: vcvtsi2ssq (%rdi), %xmm0, %xmm0
|
|
|
|
; AVX-NEXT: retq
|
|
|
|
entry:
|
|
|
|
%0 = load i64, i64* %a
|
|
|
|
%1 = sitofp i64 %0 to float
|
|
|
|
ret float %1
|
|
|
|
}
|