2005-11-15 08:40:23 +08:00
|
|
|
//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-30 04:36:04 +08:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2005-11-15 08:40:23 +08:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file defines the interfaces that X86 uses to lower LLVM code into a
|
|
|
|
// selection DAG.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#ifndef X86ISELLOWERING_H
|
|
|
|
#define X86ISELLOWERING_H
|
|
|
|
|
2006-01-27 16:10:46 +08:00
|
|
|
#include "X86Subtarget.h"
|
2007-07-14 22:06:15 +08:00
|
|
|
#include "X86RegisterInfo.h"
|
2008-01-06 00:56:59 +08:00
|
|
|
#include "X86MachineFunctionInfo.h"
|
2005-11-15 08:40:23 +08:00
|
|
|
#include "llvm/Target/TargetLowering.h"
|
2010-01-27 03:04:47 +08:00
|
|
|
#include "llvm/Target/TargetOptions.h"
|
2008-09-03 10:54:11 +08:00
|
|
|
#include "llvm/CodeGen/FastISel.h"
|
2005-11-15 08:40:23 +08:00
|
|
|
#include "llvm/CodeGen/SelectionDAG.h"
|
2007-08-31 23:06:30 +08:00
|
|
|
#include "llvm/CodeGen/CallingConvLower.h"
|
2005-11-15 08:40:23 +08:00
|
|
|
|
|
|
|
namespace llvm {
|
|
|
|
namespace X86ISD {
|
2006-01-06 08:43:03 +08:00
|
|
|
// X86 Specific DAG Nodes
|
2005-11-15 08:40:23 +08:00
|
|
|
enum NodeType {
|
|
|
|
// Start the numbering where the builtin ops leave off.
|
2008-09-24 02:42:32 +08:00
|
|
|
FIRST_NUMBER = ISD::BUILTIN_OP_END,
|
2005-11-15 08:40:23 +08:00
|
|
|
|
2007-12-14 10:13:44 +08:00
|
|
|
/// BSF - Bit scan forward.
|
|
|
|
/// BSR - Bit scan reverse.
|
|
|
|
BSF,
|
|
|
|
BSR,
|
|
|
|
|
2006-01-10 02:33:28 +08:00
|
|
|
/// SHLD, SHRD - Double shift instructions. These correspond to
|
|
|
|
/// X86::SHLDxx and X86::SHRDxx instructions.
|
|
|
|
SHLD,
|
|
|
|
SHRD,
|
|
|
|
|
2006-01-31 11:14:29 +08:00
|
|
|
/// FAND - Bitwise logical AND of floating point values. This corresponds
|
|
|
|
/// to X86::ANDPS or X86::ANDPD.
|
|
|
|
FAND,
|
|
|
|
|
2007-01-05 15:55:56 +08:00
|
|
|
/// FOR - Bitwise logical OR of floating point values. This corresponds
|
|
|
|
/// to X86::ORPS or X86::ORPD.
|
|
|
|
FOR,
|
|
|
|
|
2006-02-01 06:28:30 +08:00
|
|
|
/// FXOR - Bitwise logical XOR of floating point values. This corresponds
|
|
|
|
/// to X86::XORPS or X86::XORPD.
|
|
|
|
FXOR,
|
|
|
|
|
2007-01-06 05:37:56 +08:00
|
|
|
/// FSRL - Bitwise logical right shift of floating point values. These
|
|
|
|
/// corresponds to X86::PSRLDQ.
|
2007-01-05 15:55:56 +08:00
|
|
|
FSRL,
|
|
|
|
|
2006-02-04 10:20:30 +08:00
|
|
|
/// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
|
|
|
|
/// integer source in memory and FP reg result. This corresponds to the
|
|
|
|
/// X86::FILD*m instructions. It has three inputs (token chain, address,
|
|
|
|
/// and source type) and two outputs (FP value and token chain). FILD_FLAG
|
|
|
|
/// also produces a flag).
|
2006-01-13 06:54:21 +08:00
|
|
|
FILD,
|
2006-02-04 10:20:30 +08:00
|
|
|
FILD_FLAG,
|
2005-11-15 08:40:23 +08:00
|
|
|
|
|
|
|
/// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
|
|
|
|
/// integer destination in memory and a FP reg source. This corresponds
|
|
|
|
/// to the X86::FIST*m instructions and the rounding mode change stuff. It
|
2006-10-19 02:26:48 +08:00
|
|
|
/// has two inputs (token chain and address) and two outputs (int value
|
|
|
|
/// and token chain).
|
2005-11-15 08:40:23 +08:00
|
|
|
FP_TO_INT16_IN_MEM,
|
|
|
|
FP_TO_INT32_IN_MEM,
|
|
|
|
FP_TO_INT64_IN_MEM,
|
|
|
|
|
2005-12-21 10:39:21 +08:00
|
|
|
/// FLD - This instruction implements an extending load to FP stack slots.
|
|
|
|
/// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
|
2005-12-23 15:31:11 +08:00
|
|
|
/// operand, ptr to load from, and a ValueType node indicating the type
|
|
|
|
/// to load to.
|
2005-12-21 10:39:21 +08:00
|
|
|
FLD,
|
|
|
|
|
2006-01-05 08:27:02 +08:00
|
|
|
/// FST - This instruction implements a truncating store to FP stack
|
|
|
|
/// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
|
|
|
|
/// chain operand, value to store, address, and a ValueType to store it
|
|
|
|
/// as.
|
|
|
|
FST,
|
|
|
|
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
/// CALL - These operations represent an abstract X86 call
|
2005-11-15 08:40:23 +08:00
|
|
|
/// instruction, which includes a bunch of information. In particular the
|
|
|
|
/// operands of these node are:
|
|
|
|
///
|
|
|
|
/// #0 - The incoming token chain
|
|
|
|
/// #1 - The callee
|
|
|
|
/// #2 - The number of arg bytes the caller pushes on the stack.
|
|
|
|
/// #3 - The number of arg bytes the callee pops off the stack.
|
|
|
|
/// #4 - The value to pass in AL/AX/EAX (optional)
|
|
|
|
/// #5 - The value to pass in DL/DX/EDX (optional)
|
|
|
|
///
|
|
|
|
/// The result values of these nodes are:
|
|
|
|
///
|
|
|
|
/// #0 - The outgoing token chain
|
|
|
|
/// #1 - The first register result value (optional)
|
|
|
|
/// #2 - The second register result value (optional)
|
|
|
|
///
|
|
|
|
CALL,
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
|
2005-11-21 05:41:10 +08:00
|
|
|
/// RDTSC_DAG - This operation implements the lowering for
|
|
|
|
/// readcyclecounter
|
|
|
|
RDTSC_DAG,
|
2005-12-17 09:21:05 +08:00
|
|
|
|
|
|
|
/// X86 compare and logical compare instructions.
|
2007-09-18 01:42:53 +08:00
|
|
|
CMP, COMI, UCOMI,
|
2005-12-17 09:21:05 +08:00
|
|
|
|
2008-12-24 06:45:23 +08:00
|
|
|
/// X86 bit-test instructions.
|
|
|
|
BT,
|
|
|
|
|
2009-03-23 23:40:10 +08:00
|
|
|
/// X86 SetCC. Operand 0 is condition code, and operand 1 is the flag
|
2005-12-22 04:21:51 +08:00
|
|
|
/// operand produced by a CMP instruction.
|
|
|
|
SETCC,
|
|
|
|
|
2009-12-15 08:53:42 +08:00
|
|
|
// Same as SETCC except it's materialized with a sbb and the value is all
|
|
|
|
// one's or all zero's.
|
|
|
|
SETCC_CARRY,
|
|
|
|
|
2009-03-12 14:46:02 +08:00
|
|
|
/// X86 conditional moves. Operand 0 and operand 1 are the two values
|
|
|
|
/// to select from. Operand 2 is the condition code, and operand 3 is the
|
|
|
|
/// flag operand produced by a CMP or TEST instruction. It also writes a
|
|
|
|
/// flag result.
|
2005-12-17 09:21:05 +08:00
|
|
|
CMOV,
|
2005-12-20 07:12:38 +08:00
|
|
|
|
2009-03-23 23:40:10 +08:00
|
|
|
/// X86 conditional branches. Operand 0 is the chain operand, operand 1
|
|
|
|
/// is the block to branch if condition is true, operand 2 is the
|
|
|
|
/// condition code, and operand 3 is the flag operand produced by a CMP
|
2005-12-22 04:21:51 +08:00
|
|
|
/// or TEST instruction.
|
2005-12-20 07:12:38 +08:00
|
|
|
BRCOND,
|
2005-12-21 10:39:21 +08:00
|
|
|
|
2009-03-23 23:40:10 +08:00
|
|
|
/// Return with a flag operand. Operand 0 is the chain operand, operand
|
|
|
|
/// 1 is the number of bytes of stack to pop.
|
2005-12-21 10:39:21 +08:00
|
|
|
RET_FLAG,
|
2006-01-12 06:15:48 +08:00
|
|
|
|
|
|
|
/// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
|
|
|
|
REP_STOS,
|
|
|
|
|
|
|
|
/// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
|
|
|
|
REP_MOVS,
|
2006-02-01 06:28:30 +08:00
|
|
|
|
2006-02-18 08:15:05 +08:00
|
|
|
/// GlobalBaseReg - On Darwin, this node represents the result of the popl
|
|
|
|
/// at function entry, used for PIC code.
|
|
|
|
GlobalBaseReg,
|
2006-02-23 10:43:52 +08:00
|
|
|
|
2008-09-17 05:48:12 +08:00
|
|
|
/// Wrapper - A wrapper node for TargetConstantPool,
|
|
|
|
/// TargetExternalSymbol, and TargetGlobalAddress.
|
2006-02-24 04:41:18 +08:00
|
|
|
Wrapper,
|
2006-03-22 07:01:21 +08:00
|
|
|
|
2006-12-01 05:55:46 +08:00
|
|
|
/// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
|
|
|
|
/// relative displacements.
|
|
|
|
WrapperRIP,
|
|
|
|
|
2010-01-24 08:05:03 +08:00
|
|
|
/// MOVQ2DQ - Copies a 64-bit value from a vector to another vector.
|
|
|
|
/// Can be used to move a vector value from a MMX register to a XMM
|
|
|
|
/// register.
|
|
|
|
MOVQ2DQ,
|
|
|
|
|
2008-02-11 12:19:36 +08:00
|
|
|
/// PEXTRB - Extract an 8-bit value from a vector and zero extend it to
|
|
|
|
/// i32, corresponds to X86::PEXTRB.
|
|
|
|
PEXTRB,
|
|
|
|
|
2006-04-01 03:22:53 +08:00
|
|
|
/// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
|
2006-04-01 05:55:24 +08:00
|
|
|
/// i32, corresponds to X86::PEXTRW.
|
2006-04-01 03:22:53 +08:00
|
|
|
PEXTRW,
|
2006-04-01 05:55:24 +08:00
|
|
|
|
2008-02-11 12:19:36 +08:00
|
|
|
/// INSERTPS - Insert any element of a 4 x float vector into any element
|
|
|
|
/// of a destination 4 x floatvector.
|
|
|
|
INSERTPS,
|
|
|
|
|
|
|
|
/// PINSRB - Insert the lower 8-bits of a 32-bit value to a vector,
|
|
|
|
/// corresponds to X86::PINSRB.
|
|
|
|
PINSRB,
|
|
|
|
|
2006-04-01 05:55:24 +08:00
|
|
|
/// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
|
|
|
|
/// corresponds to X86::PINSRW.
|
2010-02-23 10:07:48 +08:00
|
|
|
PINSRW, MMX_PINSRW,
|
2006-11-11 05:43:37 +08:00
|
|
|
|
Generate better code for v8i16 shuffles on SSE2
Generate better code for v16i8 shuffles on SSE2 (avoids stack)
Generate pshufb for v8i16 and v16i8 shuffles on SSSE3 where it is fewer uops.
Document the shuffle matching logic and add some FIXMEs for later further
cleanups.
New tests that test the above.
Examples:
New:
_shuf2:
pextrw $7, %xmm0, %eax
punpcklqdq %xmm1, %xmm0
pshuflw $128, %xmm0, %xmm0
pinsrw $2, %eax, %xmm0
Old:
_shuf2:
pextrw $2, %xmm0, %eax
pextrw $7, %xmm0, %ecx
pinsrw $2, %ecx, %xmm0
pinsrw $3, %eax, %xmm0
movd %xmm1, %eax
pinsrw $4, %eax, %xmm0
ret
=========
New:
_shuf4:
punpcklqdq %xmm1, %xmm0
pshufb LCPI1_0, %xmm0
Old:
_shuf4:
pextrw $3, %xmm0, %eax
movsd %xmm1, %xmm0
pextrw $3, %xmm1, %ecx
pinsrw $4, %ecx, %xmm0
pinsrw $5, %eax, %xmm0
========
New:
_shuf1:
pushl %ebx
pushl %edi
pushl %esi
pextrw $1, %xmm0, %eax
rolw $8, %ax
movd %xmm0, %ecx
rolw $8, %cx
pextrw $5, %xmm0, %edx
pextrw $4, %xmm0, %esi
pextrw $3, %xmm0, %edi
pextrw $2, %xmm0, %ebx
movaps %xmm0, %xmm1
pinsrw $0, %ecx, %xmm1
pinsrw $1, %eax, %xmm1
rolw $8, %bx
pinsrw $2, %ebx, %xmm1
rolw $8, %di
pinsrw $3, %edi, %xmm1
rolw $8, %si
pinsrw $4, %esi, %xmm1
rolw $8, %dx
pinsrw $5, %edx, %xmm1
pextrw $7, %xmm0, %eax
rolw $8, %ax
movaps %xmm1, %xmm0
pinsrw $7, %eax, %xmm0
popl %esi
popl %edi
popl %ebx
ret
Old:
_shuf1:
subl $252, %esp
movaps %xmm0, (%esp)
movaps %xmm0, 16(%esp)
movaps %xmm0, 32(%esp)
movaps %xmm0, 48(%esp)
movaps %xmm0, 64(%esp)
movaps %xmm0, 80(%esp)
movaps %xmm0, 96(%esp)
movaps %xmm0, 224(%esp)
movaps %xmm0, 208(%esp)
movaps %xmm0, 192(%esp)
movaps %xmm0, 176(%esp)
movaps %xmm0, 160(%esp)
movaps %xmm0, 144(%esp)
movaps %xmm0, 128(%esp)
movaps %xmm0, 112(%esp)
movzbl 14(%esp), %eax
movd %eax, %xmm1
movzbl 22(%esp), %eax
movd %eax, %xmm2
punpcklbw %xmm1, %xmm2
movzbl 42(%esp), %eax
movd %eax, %xmm1
movzbl 50(%esp), %eax
movd %eax, %xmm3
punpcklbw %xmm1, %xmm3
punpcklbw %xmm2, %xmm3
movzbl 77(%esp), %eax
movd %eax, %xmm1
movzbl 84(%esp), %eax
movd %eax, %xmm2
punpcklbw %xmm1, %xmm2
movzbl 104(%esp), %eax
movd %eax, %xmm1
punpcklbw %xmm1, %xmm0
punpcklbw %xmm2, %xmm0
movaps %xmm0, %xmm1
punpcklbw %xmm3, %xmm1
movzbl 127(%esp), %eax
movd %eax, %xmm0
movzbl 135(%esp), %eax
movd %eax, %xmm2
punpcklbw %xmm0, %xmm2
movzbl 155(%esp), %eax
movd %eax, %xmm0
movzbl 163(%esp), %eax
movd %eax, %xmm3
punpcklbw %xmm0, %xmm3
punpcklbw %xmm2, %xmm3
movzbl 188(%esp), %eax
movd %eax, %xmm0
movzbl 197(%esp), %eax
movd %eax, %xmm2
punpcklbw %xmm0, %xmm2
movzbl 217(%esp), %eax
movd %eax, %xmm4
movzbl 225(%esp), %eax
movd %eax, %xmm0
punpcklbw %xmm4, %xmm0
punpcklbw %xmm2, %xmm0
punpcklbw %xmm3, %xmm0
punpcklbw %xmm1, %xmm0
addl $252, %esp
ret
llvm-svn: 65311
2009-02-23 16:49:38 +08:00
|
|
|
/// PSHUFB - Shuffle 16 8-bit values within a vector.
|
|
|
|
PSHUFB,
|
|
|
|
|
2006-11-11 05:43:37 +08:00
|
|
|
/// FMAX, FMIN - Floating point max and min.
|
|
|
|
///
|
2007-04-21 05:38:10 +08:00
|
|
|
FMAX, FMIN,
|
2007-07-10 08:05:58 +08:00
|
|
|
|
|
|
|
/// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
|
|
|
|
/// approximation. Note that these typically require refinement
|
|
|
|
/// in order to obtain suitable precision.
|
|
|
|
FRSQRT, FRCP,
|
|
|
|
|
2009-04-09 05:14:34 +08:00
|
|
|
// TLSADDR - Thread Local Storage.
|
|
|
|
TLSADDR,
|
|
|
|
|
|
|
|
// SegmentBaseAddress - The address segment:0
|
|
|
|
SegmentBaseAddress,
|
2007-07-14 22:06:15 +08:00
|
|
|
|
2008-05-08 08:57:18 +08:00
|
|
|
// EH_RETURN - Exception Handling helpers.
|
2007-10-12 03:40:01 +08:00
|
|
|
EH_RETURN,
|
|
|
|
|
2008-03-20 00:39:45 +08:00
|
|
|
/// TC_RETURN - Tail call return.
|
|
|
|
/// operand #0 chain
|
|
|
|
/// operand #1 callee (register or absolute)
|
|
|
|
/// operand #2 stack adjustment
|
|
|
|
/// operand #3 optional in flag
|
2007-11-16 09:31:51 +08:00
|
|
|
TC_RETURN,
|
|
|
|
|
2008-05-08 08:57:18 +08:00
|
|
|
// LCMPXCHG_DAG, LCMPXCHG8_DAG - Compare and swap.
|
2008-03-02 05:52:34 +08:00
|
|
|
LCMPXCHG_DAG,
|
2008-03-05 09:15:49 +08:00
|
|
|
LCMPXCHG8_DAG,
|
2008-03-02 05:52:34 +08:00
|
|
|
|
2008-05-08 08:57:18 +08:00
|
|
|
// FNSTCW16m - Store FP control world into i16 memory.
|
|
|
|
FNSTCW16m,
|
|
|
|
|
2008-05-10 05:53:03 +08:00
|
|
|
// VZEXT_MOVL - Vector move low and zero extend.
|
|
|
|
VZEXT_MOVL,
|
|
|
|
|
|
|
|
// VZEXT_LOAD - Load, scalar_to_vector, and zero extend.
|
2008-05-29 16:22:04 +08:00
|
|
|
VZEXT_LOAD,
|
|
|
|
|
|
|
|
// VSHL, VSRL - Vector logical left / right shift.
|
2008-07-18 00:51:19 +08:00
|
|
|
VSHL, VSRL,
|
2009-04-28 02:41:29 +08:00
|
|
|
|
|
|
|
// CMPPD, CMPPS - Vector double/float comparison.
|
2008-07-18 00:51:19 +08:00
|
|
|
// CMPPD, CMPPS - Vector double/float comparison.
|
|
|
|
CMPPD, CMPPS,
|
|
|
|
|
|
|
|
// PCMP* - Vector integer comparisons.
|
|
|
|
PCMPEQB, PCMPEQW, PCMPEQD, PCMPEQQ,
|
2008-12-12 08:56:36 +08:00
|
|
|
PCMPGTB, PCMPGTW, PCMPGTD, PCMPGTQ,
|
|
|
|
|
2009-03-05 03:44:21 +08:00
|
|
|
// ADD, SUB, SMUL, UMUL, etc. - Arithmetic operations with FLAGS results.
|
|
|
|
ADD, SUB, SMUL, UMUL,
|
2009-09-19 03:59:53 +08:00
|
|
|
INC, DEC, OR, XOR, AND,
|
2009-03-31 05:36:47 +08:00
|
|
|
|
|
|
|
// MUL_IMM - X86 specific multiply by immediate.
|
2009-07-29 08:28:05 +08:00
|
|
|
MUL_IMM,
|
|
|
|
|
|
|
|
// PTEST - Vector bitwise comparisons
|
2009-08-15 09:38:56 +08:00
|
|
|
PTEST,
|
|
|
|
|
|
|
|
// VASTART_SAVE_XMM_REGS - Save xmm argument registers to the stack,
|
|
|
|
// according to %al. An operator is needed so that this can be expanded
|
|
|
|
// with control flow.
|
2009-09-26 04:36:54 +08:00
|
|
|
VASTART_SAVE_XMM_REGS,
|
|
|
|
|
2010-03-07 03:32:29 +08:00
|
|
|
// MINGW_ALLOCA - MingW's __alloca call to do stack probing.
|
|
|
|
MINGW_ALLOCA,
|
|
|
|
|
2009-09-26 04:36:54 +08:00
|
|
|
// ATOMADD64_DAG, ATOMSUB64_DAG, ATOMOR64_DAG, ATOMAND64_DAG,
|
|
|
|
// ATOMXOR64_DAG, ATOMNAND64_DAG, ATOMSWAP64_DAG -
|
|
|
|
// Atomic 64-bit binary operations.
|
|
|
|
ATOMADD64_DAG = ISD::FIRST_TARGET_MEMORY_OPCODE,
|
|
|
|
ATOMSUB64_DAG,
|
|
|
|
ATOMOR64_DAG,
|
|
|
|
ATOMXOR64_DAG,
|
|
|
|
ATOMAND64_DAG,
|
|
|
|
ATOMNAND64_DAG,
|
|
|
|
ATOMSWAP64_DAG
|
2010-03-07 03:32:29 +08:00
|
|
|
|
|
|
|
// WARNING: Do not add anything in the end unless you want the node to
|
|
|
|
// have memop! In fact, starting from ATOMADD64_DAG all opcodes will be
|
|
|
|
// thought as target memory ops!
|
2005-11-15 08:40:23 +08:00
|
|
|
};
|
|
|
|
}
|
|
|
|
|
2008-01-30 03:34:22 +08:00
|
|
|
/// Define some predicates that are used for node matching.
|
|
|
|
namespace X86 {
|
|
|
|
/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to PSHUFD.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isPSHUFDMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to PSHUFD.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isPSHUFHWMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to PSHUFD.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isPSHUFLWMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to SHUFP*.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isSHUFPMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isMOVHLPSMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
|
|
|
|
/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
|
|
|
|
/// <2, 3, 2, 3>
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
|
2009-04-28 02:41:29 +08:00
|
|
|
/// specifies a shuffle of elements that is suitable for MOVLP{S|D}.
|
|
|
|
bool isMOVLPMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
|
2009-04-28 02:41:29 +08:00
|
|
|
/// specifies a shuffle of elements that is suitable for MOVHP{S|D}.
|
2008-01-30 03:34:22 +08:00
|
|
|
/// as well as MOVLHPS.
|
2009-11-08 07:17:15 +08:00
|
|
|
bool isMOVLHPSMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to UNPCKL.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to UNPCKH.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat = false);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
|
|
|
|
/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
|
|
|
|
/// <0, 0, 1, 1>
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
|
|
|
|
/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
|
|
|
|
/// <2, 2, 3, 3>
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to MOVSS,
|
|
|
|
/// MOVSD, and MOVD, i.e. setting the lowest element.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isMOVLMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isMOVSHDUPMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
|
|
|
/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isMOVSLDUPMask(ShuffleVectorSDNode *N);
|
2008-01-30 03:34:22 +08:00
|
|
|
|
2008-09-26 04:50:48 +08:00
|
|
|
/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
|
2009-04-28 02:41:29 +08:00
|
|
|
bool isMOVDDUPMask(ShuffleVectorSDNode *N);
|
2008-09-26 04:50:48 +08:00
|
|
|
|
2009-10-19 10:17:23 +08:00
|
|
|
/// isPALIGNRMask - Return true if the specified VECTOR_SHUFFLE operand
|
|
|
|
/// specifies a shuffle of elements that is suitable for input to PALIGNR.
|
|
|
|
bool isPALIGNRMask(ShuffleVectorSDNode *N);
|
|
|
|
|
2008-01-30 03:34:22 +08:00
|
|
|
/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
|
|
|
|
/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
|
|
|
|
/// instructions.
|
|
|
|
unsigned getShuffleSHUFImmediate(SDNode *N);
|
|
|
|
|
|
|
|
/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
|
2009-10-19 10:17:23 +08:00
|
|
|
/// the specified VECTOR_SHUFFLE mask with PSHUFHW instruction.
|
2008-01-30 03:34:22 +08:00
|
|
|
unsigned getShufflePSHUFHWImmediate(SDNode *N);
|
|
|
|
|
2009-10-19 10:17:23 +08:00
|
|
|
/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
|
|
|
|
/// the specified VECTOR_SHUFFLE mask with PSHUFLW instruction.
|
2008-01-30 03:34:22 +08:00
|
|
|
unsigned getShufflePSHUFLWImmediate(SDNode *N);
|
2009-07-30 16:33:02 +08:00
|
|
|
|
2009-10-19 10:17:23 +08:00
|
|
|
/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
|
|
|
|
/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
|
|
|
|
unsigned getShufflePALIGNRImmediate(SDNode *N);
|
|
|
|
|
2009-07-30 16:33:02 +08:00
|
|
|
/// isZeroNode - Returns true if Elt is a constant zero or a floating point
|
|
|
|
/// constant +0.0.
|
|
|
|
bool isZeroNode(SDValue Elt);
|
2009-08-06 07:01:26 +08:00
|
|
|
|
|
|
|
/// isOffsetSuitableForCodeModel - Returns true of the given offset can be
|
|
|
|
/// fit into displacement field of the instruction.
|
|
|
|
bool isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
|
|
|
|
bool hasSymbolicDisplacement = true);
|
2008-01-30 03:34:22 +08:00
|
|
|
}
|
|
|
|
|
2006-10-19 02:26:48 +08:00
|
|
|
//===--------------------------------------------------------------------===//
|
2005-11-15 08:40:23 +08:00
|
|
|
// X86TargetLowering - X86 Implementation of the TargetLowering interface
|
|
|
|
class X86TargetLowering : public TargetLowering {
|
|
|
|
int VarArgsFrameIndex; // FrameIndex for start of varargs area.
|
2006-09-08 14:48:29 +08:00
|
|
|
int RegSaveFrameIndex; // X86-64 vararg func register save area.
|
|
|
|
unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
|
|
|
|
unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
|
2005-11-15 08:40:23 +08:00
|
|
|
int BytesToPopOnReturn; // Number of arg bytes ret should pop.
|
2007-10-12 03:40:01 +08:00
|
|
|
|
2005-11-15 08:40:23 +08:00
|
|
|
public:
|
2008-05-14 09:58:56 +08:00
|
|
|
explicit X86TargetLowering(X86TargetMachine &TM);
|
2005-11-15 08:40:23 +08:00
|
|
|
|
2010-01-26 14:28:43 +08:00
|
|
|
/// getPICBaseSymbol - Return the X86-32 PIC base.
|
|
|
|
MCSymbol *getPICBaseSymbol(const MachineFunction *MF, MCContext &Ctx) const;
|
|
|
|
|
2010-01-26 13:02:42 +08:00
|
|
|
virtual unsigned getJumpTableEncoding() const;
|
2010-01-26 07:38:14 +08:00
|
|
|
|
2010-01-26 13:02:42 +08:00
|
|
|
virtual const MCExpr *
|
|
|
|
LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
|
|
|
|
const MachineBasicBlock *MBB, unsigned uid,
|
|
|
|
MCContext &Ctx) const;
|
|
|
|
|
Much improved pic jumptable codegen:
Then:
call "L1$pb"
"L1$pb":
popl %eax
...
LBB1_1: # entry
imull $4, %ecx, %ecx
leal LJTI1_0-"L1$pb"(%eax), %edx
addl LJTI1_0-"L1$pb"(%ecx,%eax), %edx
jmpl *%edx
.align 2
.set L1_0_set_3,LBB1_3-LJTI1_0
.set L1_0_set_2,LBB1_2-LJTI1_0
.set L1_0_set_5,LBB1_5-LJTI1_0
.set L1_0_set_4,LBB1_4-LJTI1_0
LJTI1_0:
.long L1_0_set_3
.long L1_0_set_2
Now:
call "L1$pb"
"L1$pb":
popl %eax
...
LBB1_1: # entry
addl LJTI1_0-"L1$pb"(%eax,%ecx,4), %eax
jmpl *%eax
.align 2
.set L1_0_set_3,LBB1_3-"L1$pb"
.set L1_0_set_2,LBB1_2-"L1$pb"
.set L1_0_set_5,LBB1_5-"L1$pb"
.set L1_0_set_4,LBB1_4-"L1$pb"
LJTI1_0:
.long L1_0_set_3
.long L1_0_set_2
llvm-svn: 43924
2007-11-09 09:32:10 +08:00
|
|
|
/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
|
|
|
|
/// jumptable.
|
2010-01-26 13:02:42 +08:00
|
|
|
virtual SDValue getPICJumpTableRelocBase(SDValue Table,
|
|
|
|
SelectionDAG &DAG) const;
|
2010-01-26 14:28:43 +08:00
|
|
|
virtual const MCExpr *
|
|
|
|
getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
|
|
|
|
unsigned JTI, MCContext &Ctx) const;
|
|
|
|
|
2005-11-15 08:40:23 +08:00
|
|
|
// Return the number of bytes that a function should pop when it returns (in
|
|
|
|
// addition to the space used by the return address).
|
|
|
|
//
|
|
|
|
unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
|
|
|
|
|
2007-02-26 12:01:25 +08:00
|
|
|
/// getStackPtrReg - Return the stack pointer register we are using: either
|
|
|
|
/// ESP or RSP.
|
|
|
|
unsigned getStackPtrReg() const { return X86StackPtr; }
|
2008-01-24 07:17:41 +08:00
|
|
|
|
|
|
|
/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
|
|
|
|
/// function arguments in the caller parameter area. For X86, aggregates
|
|
|
|
/// that contains are placed at 16-byte boundaries while the rest are at
|
|
|
|
/// 4-byte boundaries.
|
|
|
|
virtual unsigned getByValTypeAlignment(const Type *Ty) const;
|
2008-05-15 16:39:06 +08:00
|
|
|
|
|
|
|
/// getOptimalMemOpType - Returns the target specific optimal type for load
|
2010-04-03 03:36:14 +08:00
|
|
|
/// and store operations as a result of memset, memcpy, and memmove
|
|
|
|
/// lowering. If DstAlign is zero that means it's safe to destination
|
|
|
|
/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
|
|
|
|
/// means there isn't a need to check it against alignment requirement,
|
|
|
|
/// probably because the source does not need to be loaded. If
|
|
|
|
/// 'NonScalarIntSafe' is true, that means it's safe to return a
|
|
|
|
/// non-scalar-integer type, e.g. empty string source, constant, or loaded
|
2010-04-08 15:37:57 +08:00
|
|
|
/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
|
|
|
|
/// constant so it does not need to be loaded.
|
|
|
|
/// It returns EVT::Other if SelectionDAG should be responsible for
|
|
|
|
/// determining the type.
|
2010-04-03 03:36:14 +08:00
|
|
|
virtual EVT
|
2010-04-08 15:37:57 +08:00
|
|
|
getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
|
|
|
|
bool NonScalarIntSafe, bool MemcpyStrSrc,
|
|
|
|
SelectionDAG &DAG) const;
|
2009-08-16 05:21:19 +08:00
|
|
|
|
|
|
|
/// allowsUnalignedMemoryAccesses - Returns true if the target allows
|
|
|
|
/// unaligned memory accesses. of the specified type.
|
|
|
|
virtual bool allowsUnalignedMemoryAccesses(EVT VT) const {
|
|
|
|
return true;
|
|
|
|
}
|
2009-07-01 06:38:32 +08:00
|
|
|
|
2005-11-15 08:40:23 +08:00
|
|
|
/// LowerOperation - Provide custom lowering hooks for some operations.
|
|
|
|
///
|
2008-07-28 05:46:04 +08:00
|
|
|
virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG);
|
2005-11-15 08:40:23 +08:00
|
|
|
|
2008-12-01 19:39:25 +08:00
|
|
|
/// ReplaceNodeResults - Replace the results of node with an illegal result
|
|
|
|
/// type with new values built out of custom code.
|
2007-11-24 15:07:01 +08:00
|
|
|
///
|
2008-12-01 19:39:25 +08:00
|
|
|
virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
|
|
|
|
SelectionDAG &DAG);
|
2007-11-24 15:07:01 +08:00
|
|
|
|
|
|
|
|
2008-07-28 05:46:04 +08:00
|
|
|
virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
|
X86 target specific DAG combine: turn build_vector (load x), (load x+4),
(load x+8), (load x+12), <0, 1, 2, 3> to a single 128-bit load (aligned and
unaligned).
e.g.
__m128 test(float a, float b, float c, float d) {
return _mm_set_ps(d, c, b, a);
}
_test:
movups 4(%esp), %xmm0
ret
llvm-svn: 29042
2006-07-07 16:33:52 +08:00
|
|
|
|
2008-01-31 02:18:23 +08:00
|
|
|
virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI,
|
2009-09-19 05:02:19 +08:00
|
|
|
MachineBasicBlock *MBB,
|
|
|
|
DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
|
2006-01-11 08:33:36 +08:00
|
|
|
|
2008-05-06 03:05:59 +08:00
|
|
|
|
2005-12-20 14:22:03 +08:00
|
|
|
/// getTargetNodeName - This method returns the name of a target specific
|
|
|
|
/// DAG node.
|
|
|
|
virtual const char *getTargetNodeName(unsigned Opcode) const;
|
|
|
|
|
2008-03-10 23:42:14 +08:00
|
|
|
/// getSetCCResultType - Return the ISD::SETCC ValueType
|
2009-08-12 04:47:22 +08:00
|
|
|
virtual MVT::SimpleValueType getSetCCResultType(EVT VT) const;
|
2008-03-10 23:42:14 +08:00
|
|
|
|
2006-02-17 05:11:51 +08:00
|
|
|
/// computeMaskedBitsForTargetNode - Determine which of the bits specified
|
|
|
|
/// in Mask are known to be either zero or one and return them in the
|
|
|
|
/// KnownZero/KnownOne bitsets.
|
2008-07-28 05:46:04 +08:00
|
|
|
virtual void computeMaskedBitsForTargetNode(const SDValue Op,
|
2008-02-14 06:28:48 +08:00
|
|
|
const APInt &Mask,
|
2008-02-13 08:35:47 +08:00
|
|
|
APInt &KnownZero,
|
|
|
|
APInt &KnownOne,
|
2007-06-22 22:59:07 +08:00
|
|
|
const SelectionDAG &DAG,
|
2006-02-17 05:11:51 +08:00
|
|
|
unsigned Depth = 0) const;
|
2008-05-13 03:56:52 +08:00
|
|
|
|
|
|
|
virtual bool
|
|
|
|
isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) const;
|
2006-02-17 05:11:51 +08:00
|
|
|
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue getReturnAddressFrameIndex(SelectionDAG &DAG);
|
2005-11-15 08:40:23 +08:00
|
|
|
|
2009-07-21 01:51:36 +08:00
|
|
|
virtual bool ExpandInlineAsm(CallInst *CI) const;
|
|
|
|
|
2007-03-25 10:14:49 +08:00
|
|
|
ConstraintType getConstraintType(const std::string &Constraint) const;
|
2006-07-11 10:54:03 +08:00
|
|
|
|
2006-02-01 03:43:35 +08:00
|
|
|
std::vector<unsigned>
|
2006-02-22 08:56:39 +08:00
|
|
|
getRegClassForInlineAsmConstraint(const std::string &Constraint,
|
2009-08-11 06:56:29 +08:00
|
|
|
EVT VT) const;
|
2007-08-25 08:47:38 +08:00
|
|
|
|
2009-08-11 06:56:29 +08:00
|
|
|
virtual const char *LowerXConstraint(EVT ConstraintVT) const;
|
2008-01-29 10:21:21 +08:00
|
|
|
|
2007-08-25 08:47:38 +08:00
|
|
|
/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
|
2008-09-24 08:05:32 +08:00
|
|
|
/// vector. If it is invalid, don't add anything to Ops. If hasMemory is
|
|
|
|
/// true it means one of the asm constraint of the inline asm instruction
|
|
|
|
/// being processed is 'm'.
|
2008-07-28 05:46:04 +08:00
|
|
|
virtual void LowerAsmOperandForConstraint(SDValue Op,
|
2007-08-25 08:47:38 +08:00
|
|
|
char ConstraintLetter,
|
2008-09-24 08:05:32 +08:00
|
|
|
bool hasMemory,
|
2008-07-28 05:46:04 +08:00
|
|
|
std::vector<SDValue> &Ops,
|
2008-04-27 07:02:14 +08:00
|
|
|
SelectionDAG &DAG) const;
|
2006-11-01 04:13:11 +08:00
|
|
|
|
2006-10-19 02:26:48 +08:00
|
|
|
/// getRegForInlineAsmConstraint - Given a physical register constraint
|
|
|
|
/// (e.g. {edx}), return the register number and the register class for the
|
|
|
|
/// register. This should only be used for C_Register constraints. On
|
|
|
|
/// error, this returns a register number of 0.
|
2006-08-01 07:26:50 +08:00
|
|
|
std::pair<unsigned, const TargetRegisterClass*>
|
|
|
|
getRegForInlineAsmConstraint(const std::string &Constraint,
|
2009-08-11 06:56:29 +08:00
|
|
|
EVT VT) const;
|
2006-08-01 07:26:50 +08:00
|
|
|
|
2007-03-31 07:15:24 +08:00
|
|
|
/// isLegalAddressingMode - Return true if the addressing mode represented
|
|
|
|
/// by AM is legal for this target, for a load/store of the specified type.
|
|
|
|
virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
|
|
|
|
|
Loosen up iv reuse to allow reuse of the same stride but a larger type when truncating from the larger type to smaller type is free.
e.g.
Turns this loop:
LBB1_1: # entry.bb_crit_edge
xorl %ecx, %ecx
xorw %dx, %dx
movw %dx, %si
LBB1_2: # bb
movl L_X$non_lazy_ptr, %edi
movw %si, (%edi)
movl L_Y$non_lazy_ptr, %edi
movw %dx, (%edi)
addw $4, %dx
incw %si
incl %ecx
cmpl %eax, %ecx
jne LBB1_2 # bb
into
LBB1_1: # entry.bb_crit_edge
xorl %ecx, %ecx
xorw %dx, %dx
LBB1_2: # bb
movl L_X$non_lazy_ptr, %esi
movw %cx, (%esi)
movl L_Y$non_lazy_ptr, %esi
movw %dx, (%esi)
addw $4, %dx
incl %ecx
cmpl %eax, %ecx
jne LBB1_2 # bb
llvm-svn: 43375
2007-10-26 09:56:11 +08:00
|
|
|
/// isTruncateFree - Return true if it's free to truncate a value of
|
|
|
|
/// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
|
|
|
|
/// register EAX to i16 by referencing its sub-register AX.
|
|
|
|
virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
|
2009-08-11 06:56:29 +08:00
|
|
|
virtual bool isTruncateFree(EVT VT1, EVT VT2) const;
|
Implement support for using modeling implicit-zero-extension on x86-64
with SUBREG_TO_REG, teach SimpleRegisterCoalescing to coalesce
SUBREG_TO_REG instructions (which are similar to INSERT_SUBREG
instructions), and teach the DAGCombiner to take advantage of this on
targets which support it. This eliminates many redundant
zero-extension operations on x86-64.
This adds a new TargetLowering hook, isZExtFree. It's similar to
isTruncateFree, except it only applies to actual definitions, and not
no-op truncates which may not zero the high bits.
Also, this adds a new optimization to SimplifyDemandedBits: transform
operations like x+y into (zext (add (trunc x), (trunc y))) on targets
where all the casts are no-ops. In contexts where the high part of the
add is explicitly masked off, this allows the mask operation to be
eliminated. Fix the DAGCombiner to avoid undoing these transformations
to eliminate casts on targets where the casts are no-ops.
Also, this adds a new two-address lowering heuristic. Since
two-address lowering runs before coalescing, it helps to be able to
look through copies when deciding whether commuting and/or
three-address conversion are profitable.
Also, fix a bug in LiveInterval::MergeInClobberRanges. It didn't handle
the case that a clobber range extended both before and beyond an
existing live range. In that case, multiple live ranges need to be
added. This was exposed by the new subreg coalescing code.
Remove 2008-05-06-SpillerBug.ll. It was bugpoint-reduced, and the
spiller behavior it was looking for no longer occurrs with the new
instruction selection.
llvm-svn: 68576
2009-04-08 08:15:30 +08:00
|
|
|
|
|
|
|
/// isZExtFree - Return true if any actual instruction that defines a
|
|
|
|
/// value of type Ty1 implicit zero-extends the value to Ty2 in the result
|
|
|
|
/// register. This does not necessarily include registers defined in
|
|
|
|
/// unknown ways, such as incoming arguments, or copies from unknown
|
|
|
|
/// virtual registers. Also, if isTruncateFree(Ty2, Ty1) is true, this
|
|
|
|
/// does not necessarily apply to truncate instructions. e.g. on x86-64,
|
|
|
|
/// all instructions that define 32-bit values implicit zero-extend the
|
|
|
|
/// result out to 64 bits.
|
|
|
|
virtual bool isZExtFree(const Type *Ty1, const Type *Ty2) const;
|
2009-08-11 06:56:29 +08:00
|
|
|
virtual bool isZExtFree(EVT VT1, EVT VT2) const;
|
Implement support for using modeling implicit-zero-extension on x86-64
with SUBREG_TO_REG, teach SimpleRegisterCoalescing to coalesce
SUBREG_TO_REG instructions (which are similar to INSERT_SUBREG
instructions), and teach the DAGCombiner to take advantage of this on
targets which support it. This eliminates many redundant
zero-extension operations on x86-64.
This adds a new TargetLowering hook, isZExtFree. It's similar to
isTruncateFree, except it only applies to actual definitions, and not
no-op truncates which may not zero the high bits.
Also, this adds a new optimization to SimplifyDemandedBits: transform
operations like x+y into (zext (add (trunc x), (trunc y))) on targets
where all the casts are no-ops. In contexts where the high part of the
add is explicitly masked off, this allows the mask operation to be
eliminated. Fix the DAGCombiner to avoid undoing these transformations
to eliminate casts on targets where the casts are no-ops.
Also, this adds a new two-address lowering heuristic. Since
two-address lowering runs before coalescing, it helps to be able to
look through copies when deciding whether commuting and/or
three-address conversion are profitable.
Also, fix a bug in LiveInterval::MergeInClobberRanges. It didn't handle
the case that a clobber range extended both before and beyond an
existing live range. In that case, multiple live ranges need to be
added. This was exposed by the new subreg coalescing code.
Remove 2008-05-06-SpillerBug.ll. It was bugpoint-reduced, and the
spiller behavior it was looking for no longer occurrs with the new
instruction selection.
llvm-svn: 68576
2009-04-08 08:15:30 +08:00
|
|
|
|
2009-05-28 08:35:15 +08:00
|
|
|
/// isNarrowingProfitable - Return true if it's profitable to narrow
|
|
|
|
/// operations of type VT1 to VT2. e.g. on x86, it's profitable to narrow
|
|
|
|
/// from i32 to i8 but not from i32 to i16.
|
2009-08-11 06:56:29 +08:00
|
|
|
virtual bool isNarrowingProfitable(EVT VT1, EVT VT2) const;
|
2009-05-28 08:35:15 +08:00
|
|
|
|
2009-10-28 03:56:55 +08:00
|
|
|
/// isFPImmLegal - Returns true if the target can instruction select the
|
|
|
|
/// specified FP immediate natively. If false, the legalizer will
|
|
|
|
/// materialize the FP immediate as a load from a constant pool.
|
2009-10-28 09:43:28 +08:00
|
|
|
virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
|
2009-10-28 03:56:55 +08:00
|
|
|
|
2006-03-23 02:59:22 +08:00
|
|
|
/// isShuffleMaskLegal - Targets can use this to indicate that they only
|
|
|
|
/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
|
2006-10-19 02:26:48 +08:00
|
|
|
/// By default, if a target supports the VECTOR_SHUFFLE node, all mask
|
|
|
|
/// values are assumed to be legal.
|
2009-04-29 13:20:52 +08:00
|
|
|
virtual bool isShuffleMaskLegal(const SmallVectorImpl<int> &Mask,
|
2009-08-11 06:56:29 +08:00
|
|
|
EVT VT) const;
|
2006-04-20 16:58:49 +08:00
|
|
|
|
|
|
|
/// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
|
|
|
|
/// used by Targets can use this to indicate if there is a suitable
|
|
|
|
/// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
|
|
|
|
/// pool entry.
|
2009-04-29 13:20:52 +08:00
|
|
|
virtual bool isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
|
2009-08-11 06:56:29 +08:00
|
|
|
EVT VT) const;
|
2008-03-05 09:30:59 +08:00
|
|
|
|
|
|
|
/// ShouldShrinkFPConstant - If true, then instruction selection should
|
|
|
|
/// seek to shrink the FP constant of the specified type to a smaller type
|
|
|
|
/// in order to save space and / or reduce runtime.
|
2009-08-11 06:56:29 +08:00
|
|
|
virtual bool ShouldShrinkFPConstant(EVT VT) const {
|
2008-03-05 09:30:59 +08:00
|
|
|
// Don't shrink FP constpool if SSE2 is available since cvtss2sd is more
|
|
|
|
// expensive than a straight movsd. On the other hand, it's important to
|
|
|
|
// shrink long double fp constant since fldt is very slow.
|
2009-08-12 04:47:22 +08:00
|
|
|
return !X86ScalarSSEf64 || VT == MVT::f80;
|
2008-03-05 09:30:59 +08:00
|
|
|
}
|
2007-10-12 03:40:01 +08:00
|
|
|
|
Drop ISD::MEMSET, ISD::MEMMOVE, and ISD::MEMCPY, which are not Legal
on any current target and aren't optimized in DAGCombiner. Instead
of using intermediate nodes, expand the operations, choosing between
simple loads/stores, target-specific code, and library calls,
immediately.
Previously, the code to emit optimized code for these operations
was only used at initial SelectionDAG construction time; now it is
used at all times. This fixes some cases where rep;movs was being
used for small copies where simple loads/stores would be better.
This also cleans up code that checks for alignments less than 4;
let the targets make that decision instead of doing it in
target-independent code. This allows x86 to use rep;movs in
low-alignment cases.
Also, this fixes a bug that resulted in the use of rep;stos for
memsets of 0 with non-constant memory size when the alignment was
at least 4. It's better to use the library in this case, which
can be significantly faster when the size is large.
This also preserves more SourceValue information when memory
intrinsics are lowered into simple loads/stores.
llvm-svn: 49572
2008-04-12 12:36:06 +08:00
|
|
|
virtual const X86Subtarget* getSubtarget() {
|
|
|
|
return Subtarget;
|
2007-11-06 07:12:20 +08:00
|
|
|
}
|
|
|
|
|
2008-01-18 14:52:41 +08:00
|
|
|
/// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
|
|
|
|
/// computed in an SSE register, not on the X87 floating point stack.
|
2009-08-11 06:56:29 +08:00
|
|
|
bool isScalarFPTypeInSSEReg(EVT VT) const {
|
2009-08-12 04:47:22 +08:00
|
|
|
return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
|
|
|
|
(VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
|
2008-01-18 14:52:41 +08:00
|
|
|
}
|
2008-08-20 05:32:53 +08:00
|
|
|
|
|
|
|
/// createFastISel - This method returns a target specific FastISel object,
|
|
|
|
/// or null if the target does not support "fast" ISel.
|
2008-09-04 07:12:08 +08:00
|
|
|
virtual FastISel *
|
2010-04-05 14:05:26 +08:00
|
|
|
createFastISel(MachineFunction &mf,
|
2008-09-04 07:12:08 +08:00
|
|
|
DenseMap<const Value *, unsigned> &,
|
2008-09-11 04:11:02 +08:00
|
|
|
DenseMap<const BasicBlock *, MachineBasicBlock *> &,
|
2008-10-15 07:54:11 +08:00
|
|
|
DenseMap<const AllocaInst *, int> &
|
|
|
|
#ifndef NDEBUG
|
|
|
|
, SmallSet<Instruction*, 8> &
|
|
|
|
#endif
|
|
|
|
);
|
2009-07-01 06:38:32 +08:00
|
|
|
|
2009-07-02 02:50:55 +08:00
|
|
|
/// getFunctionAlignment - Return the Log2 alignment of this function.
|
2009-07-01 06:38:32 +08:00
|
|
|
virtual unsigned getFunctionAlignment(const Function *F) const;
|
|
|
|
|
2005-11-15 08:40:23 +08:00
|
|
|
private:
|
2006-04-26 04:13:52 +08:00
|
|
|
/// Subtarget - Keep a pointer to the X86Subtarget around so that we can
|
|
|
|
/// make the right decision when generating code for different targets.
|
|
|
|
const X86Subtarget *Subtarget;
|
2008-05-14 09:58:56 +08:00
|
|
|
const X86RegisterInfo *RegInfo;
|
2008-09-10 02:22:57 +08:00
|
|
|
const TargetData *TD;
|
2006-04-26 04:13:52 +08:00
|
|
|
|
2006-09-08 14:48:29 +08:00
|
|
|
/// X86StackPtr - X86 physical register used as stack ptr.
|
|
|
|
unsigned X86StackPtr;
|
2007-10-12 03:40:01 +08:00
|
|
|
|
2007-09-23 22:52:20 +08:00
|
|
|
/// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
|
|
|
|
/// floating point ops.
|
|
|
|
/// When SSE is available, use it for f32 operations.
|
|
|
|
/// When SSE2 is available, use it for f64 operations.
|
|
|
|
bool X86ScalarSSEf32;
|
|
|
|
bool X86ScalarSSEf64;
|
2008-01-30 03:34:22 +08:00
|
|
|
|
2009-10-28 03:56:55 +08:00
|
|
|
/// LegalFPImmediates - A list of legal fp immediates.
|
|
|
|
std::vector<APFloat> LegalFPImmediates;
|
|
|
|
|
|
|
|
/// addLegalFPImmediate - Indicate that this x86 target can instruction
|
|
|
|
/// select the specified FP immediate natively.
|
|
|
|
void addLegalFPImmediate(const APFloat& Imm) {
|
|
|
|
LegalFPImmediates.push_back(Imm);
|
|
|
|
}
|
|
|
|
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
|
2009-09-02 16:44:58 +08:00
|
|
|
CallingConv::ID CallConv, bool isVarArg,
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
const SmallVectorImpl<ISD::InputArg> &Ins,
|
|
|
|
DebugLoc dl, SelectionDAG &DAG,
|
|
|
|
SmallVectorImpl<SDValue> &InVals);
|
|
|
|
SDValue LowerMemArgument(SDValue Chain,
|
2009-09-02 16:44:58 +08:00
|
|
|
CallingConv::ID CallConv,
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
const SmallVectorImpl<ISD::InputArg> &ArgInfo,
|
|
|
|
DebugLoc dl, SelectionDAG &DAG,
|
|
|
|
const CCValAssign &VA, MachineFrameInfo *MFI,
|
|
|
|
unsigned i);
|
|
|
|
SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
|
|
|
|
DebugLoc dl, SelectionDAG &DAG,
|
|
|
|
const CCValAssign &VA,
|
|
|
|
ISD::ArgFlagsTy Flags);
|
2007-08-31 23:06:30 +08:00
|
|
|
|
2008-01-06 00:56:59 +08:00
|
|
|
// Call lowering helpers.
|
2010-01-27 08:07:07 +08:00
|
|
|
|
|
|
|
/// IsEligibleForTailCallOptimization - Check whether the call is eligible
|
|
|
|
/// for tail call optimization. Targets which want to do tail call
|
|
|
|
/// optimization should implement this function.
|
2010-02-03 07:55:14 +08:00
|
|
|
bool IsEligibleForTailCallOptimization(SDValue Callee,
|
2010-01-27 08:07:07 +08:00
|
|
|
CallingConv::ID CalleeCC,
|
|
|
|
bool isVarArg,
|
2010-03-16 02:54:48 +08:00
|
|
|
bool isCalleeStructRet,
|
|
|
|
bool isCallerStructRet,
|
2010-01-27 14:25:16 +08:00
|
|
|
const SmallVectorImpl<ISD::OutputArg> &Outs,
|
|
|
|
const SmallVectorImpl<ISD::InputArg> &Ins,
|
2010-01-27 08:07:07 +08:00
|
|
|
SelectionDAG& DAG) const;
|
2009-09-02 16:44:58 +08:00
|
|
|
bool IsCalleePop(bool isVarArg, CallingConv::ID CallConv);
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue EmitTailCallLoadRetAddr(SelectionDAG &DAG, SDValue &OutRetAddr,
|
|
|
|
SDValue Chain, bool IsTailCall, bool Is64Bit,
|
2009-02-04 03:33:06 +08:00
|
|
|
int FPDiff, DebugLoc dl);
|
2008-04-13 02:11:06 +08:00
|
|
|
|
2009-09-02 16:44:58 +08:00
|
|
|
CCAssignFn *CCAssignFnForNode(CallingConv::ID CallConv) const;
|
2007-10-12 03:40:01 +08:00
|
|
|
unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
|
2006-01-27 16:10:46 +08:00
|
|
|
|
2009-05-23 17:59:16 +08:00
|
|
|
std::pair<SDValue,SDValue> FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
|
|
|
|
bool isSigned);
|
Optimize splat of a scalar load into a shuffle of a vector load when it's legal. e.g.
vector_shuffle (scalar_to_vector (i32 load (ptr + 4))), undef, <0, 0, 0, 0>
=>
vector_shuffle (v4i32 load ptr), undef, <1, 1, 1, 1>
iff ptr is 16-byte aligned (or can be made into 16-byte aligned).
llvm-svn: 90984
2009-12-10 05:00:30 +08:00
|
|
|
|
|
|
|
SDValue LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
|
|
|
|
SelectionDAG &DAG);
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG);
|
2010-01-24 08:05:03 +08:00
|
|
|
SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG);
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG);
|
2009-10-30 09:28:02 +08:00
|
|
|
SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG);
|
2009-02-05 04:06:27 +08:00
|
|
|
SDValue LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
|
|
|
|
int64_t Offset, SelectionDAG &DAG) const;
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerExternalSymbol(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerShift(SDValue Op, SelectionDAG &DAG);
|
2009-08-11 06:56:29 +08:00
|
|
|
SDValue BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain, SDValue StackSlot,
|
2009-05-23 17:59:16 +08:00
|
|
|
SelectionDAG &DAG);
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG);
|
2008-10-22 04:50:01 +08:00
|
|
|
SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG);
|
Implement a special algorithm for converting uint_to_fp for i32 values on
X86. This code:
void f() {
uint32_t x;
float y = (float)x;
}
used to be:
movl %eax, -8(%ebp)
movl [2^52 double], -4(%ebp)
movsd -8(%ebp), %xmm0
subsd [2^52 double], %xmm0
cvtsd2ss %xmm0, %xmm0
Is now:
movsd [2^52 double], %xmm0
movsd %xmm0, %xmm1
movd %ecx, %xmm2
orps %xmm2, %xmm1
subsd %xmm0, %xmm1
cvtsd2ss %xmm1, %xmm0
This is faster on X86. Note that there's an extra load of %xmm0 into %xmm1. That
will be fixed in a later coalescer fix.
llvm-svn: 62404
2009-01-17 11:56:04 +08:00
|
|
|
SDValue LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG);
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG);
|
2009-05-23 17:59:16 +08:00
|
|
|
SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG);
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue LowerFABS(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerMEMSET(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerFRAME_TO_ARGS_OFFSET(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerEH_RETURN(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG);
|
|
|
|
SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG);
|
2008-12-19 05:42:19 +08:00
|
|
|
SDValue LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG);
|
2008-12-10 06:08:41 +08:00
|
|
|
SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG);
|
2008-11-25 03:21:46 +08:00
|
|
|
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG);
|
2008-09-30 06:25:26 +08:00
|
|
|
SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG);
|
2008-12-01 19:39:25 +08:00
|
|
|
SDValue LowerREADCYCLECOUNTER(SDValue Op, SelectionDAG &DAG);
|
|
|
|
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
virtual SDValue
|
|
|
|
LowerFormalArguments(SDValue Chain,
|
2009-09-02 16:44:58 +08:00
|
|
|
CallingConv::ID CallConv, bool isVarArg,
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
const SmallVectorImpl<ISD::InputArg> &Ins,
|
|
|
|
DebugLoc dl, SelectionDAG &DAG,
|
|
|
|
SmallVectorImpl<SDValue> &InVals);
|
|
|
|
virtual SDValue
|
2010-02-03 07:55:14 +08:00
|
|
|
LowerCall(SDValue Chain, SDValue Callee,
|
2010-01-27 08:07:07 +08:00
|
|
|
CallingConv::ID CallConv, bool isVarArg, bool &isTailCall,
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
const SmallVectorImpl<ISD::OutputArg> &Outs,
|
|
|
|
const SmallVectorImpl<ISD::InputArg> &Ins,
|
|
|
|
DebugLoc dl, SelectionDAG &DAG,
|
|
|
|
SmallVectorImpl<SDValue> &InVals);
|
|
|
|
|
|
|
|
virtual SDValue
|
|
|
|
LowerReturn(SDValue Chain,
|
2009-09-02 16:44:58 +08:00
|
|
|
CallingConv::ID CallConv, bool isVarArg,
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
const SmallVectorImpl<ISD::OutputArg> &Outs,
|
|
|
|
DebugLoc dl, SelectionDAG &DAG);
|
|
|
|
|
2009-11-07 10:11:54 +08:00
|
|
|
virtual bool
|
|
|
|
CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
|
|
|
|
const SmallVectorImpl<EVT> &OutTys,
|
|
|
|
const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
|
|
|
|
SelectionDAG &DAG);
|
|
|
|
|
2008-12-01 19:39:25 +08:00
|
|
|
void ReplaceATOMIC_BINARY_64(SDNode *N, SmallVectorImpl<SDValue> &Results,
|
|
|
|
SelectionDAG &DAG, unsigned NewOp);
|
|
|
|
|
2009-02-04 06:26:34 +08:00
|
|
|
SDValue EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
|
2008-10-01 05:22:07 +08:00
|
|
|
SDValue Chain,
|
|
|
|
SDValue Dst, SDValue Src,
|
|
|
|
SDValue Size, unsigned Align,
|
Reapply address space patch after fixing an issue in MemCopyOptimizer.
Added support for address spaces and added a isVolatile field to memcpy, memmove, and memset,
e.g., llvm.memcpy.i32(i8*, i8*, i32, i32) -> llvm.memcpy.p0i8.p0i8.i32(i8*, i8*, i32, i32, i1)
llvm-svn: 100304
2010-04-04 11:10:48 +08:00
|
|
|
bool isVolatile,
|
2008-10-01 08:59:58 +08:00
|
|
|
const Value *DstSV, uint64_t DstSVOff);
|
2009-02-04 06:26:34 +08:00
|
|
|
SDValue EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
|
2008-10-01 05:22:07 +08:00
|
|
|
SDValue Chain,
|
|
|
|
SDValue Dst, SDValue Src,
|
|
|
|
SDValue Size, unsigned Align,
|
Reapply address space patch after fixing an issue in MemCopyOptimizer.
Added support for address spaces and added a isVolatile field to memcpy, memmove, and memset,
e.g., llvm.memcpy.i32(i8*, i8*, i32, i32) -> llvm.memcpy.p0i8.p0i8.i32(i8*, i8*, i32, i32, i1)
llvm-svn: 100304
2010-04-04 11:10:48 +08:00
|
|
|
bool isVolatile, bool AlwaysInline,
|
2008-10-01 05:22:07 +08:00
|
|
|
const Value *DstSV, uint64_t DstSVOff,
|
|
|
|
const Value *SrcSV, uint64_t SrcSVOff);
|
2008-05-06 03:05:59 +08:00
|
|
|
|
2009-08-19 06:50:32 +08:00
|
|
|
/// Utility function to emit string processing sse4.2 instructions
|
|
|
|
/// that return in xmm0.
|
2009-09-19 18:09:15 +08:00
|
|
|
/// This takes the instruction to expand, the associated machine basic
|
|
|
|
/// block, the number of args, and whether or not the second arg is
|
|
|
|
/// in memory or not.
|
2009-08-19 06:50:32 +08:00
|
|
|
MachineBasicBlock *EmitPCMP(MachineInstr *BInstr, MachineBasicBlock *BB,
|
Reapply address space patch after fixing an issue in MemCopyOptimizer.
Added support for address spaces and added a isVolatile field to memcpy, memmove, and memset,
e.g., llvm.memcpy.i32(i8*, i8*, i32, i32) -> llvm.memcpy.p0i8.p0i8.i32(i8*, i8*, i32, i32, i1)
llvm-svn: 100304
2010-04-04 11:10:48 +08:00
|
|
|
unsigned argNum, bool inMem) const;
|
2009-08-19 06:50:32 +08:00
|
|
|
|
2008-05-06 03:05:59 +08:00
|
|
|
/// Utility function to emit atomic bitwise operations (and, or, xor).
|
2009-09-19 18:09:15 +08:00
|
|
|
/// It takes the bitwise instruction to expand, the associated machine basic
|
|
|
|
/// block, and the associated X86 opcodes for reg/reg and reg/imm.
|
2008-05-06 03:05:59 +08:00
|
|
|
MachineBasicBlock *EmitAtomicBitwiseWithCustomInserter(
|
|
|
|
MachineInstr *BInstr,
|
|
|
|
MachineBasicBlock *BB,
|
|
|
|
unsigned regOpc,
|
2008-06-14 13:48:15 +08:00
|
|
|
unsigned immOpc,
|
2008-08-20 02:47:28 +08:00
|
|
|
unsigned loadOpc,
|
|
|
|
unsigned cxchgOpc,
|
|
|
|
unsigned copyOpc,
|
|
|
|
unsigned notOpc,
|
|
|
|
unsigned EAXreg,
|
|
|
|
TargetRegisterClass *RC,
|
2009-02-08 00:15:20 +08:00
|
|
|
bool invSrc = false) const;
|
2008-10-03 02:53:47 +08:00
|
|
|
|
|
|
|
MachineBasicBlock *EmitAtomicBit6432WithCustomInserter(
|
|
|
|
MachineInstr *BInstr,
|
|
|
|
MachineBasicBlock *BB,
|
|
|
|
unsigned regOpcL,
|
|
|
|
unsigned regOpcH,
|
|
|
|
unsigned immOpcL,
|
|
|
|
unsigned immOpcH,
|
2009-02-08 00:15:20 +08:00
|
|
|
bool invSrc = false) const;
|
2008-05-06 03:05:59 +08:00
|
|
|
|
|
|
|
/// Utility function to emit atomic min and max. It takes the min/max
|
2009-03-26 09:46:56 +08:00
|
|
|
/// instruction to expand, the associated basic block, and the associated
|
|
|
|
/// cmov opcode for moving the min or max value.
|
2008-05-06 03:05:59 +08:00
|
|
|
MachineBasicBlock *EmitAtomicMinMaxWithCustomInserter(MachineInstr *BInstr,
|
|
|
|
MachineBasicBlock *BB,
|
2009-02-08 00:15:20 +08:00
|
|
|
unsigned cmovOpc) const;
|
2009-03-05 03:44:21 +08:00
|
|
|
|
2009-08-15 09:38:56 +08:00
|
|
|
/// Utility function to emit the xmm reg save portion of va_start.
|
|
|
|
MachineBasicBlock *EmitVAStartSaveXMMRegsWithCustomInserter(
|
|
|
|
MachineInstr *BInstr,
|
|
|
|
MachineBasicBlock *BB) const;
|
|
|
|
|
2009-09-02 13:57:00 +08:00
|
|
|
MachineBasicBlock *EmitLoweredSelect(MachineInstr *I,
|
2009-09-19 17:51:03 +08:00
|
|
|
MachineBasicBlock *BB,
|
|
|
|
DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
|
2010-03-07 03:32:29 +08:00
|
|
|
|
|
|
|
MachineBasicBlock *EmitLoweredMingwAlloca(MachineInstr *MI,
|
|
|
|
MachineBasicBlock *BB,
|
|
|
|
DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const;
|
|
|
|
|
2009-03-05 03:44:21 +08:00
|
|
|
/// Emit nodes that will be selected as "test Op0,Op0", or something
|
2009-03-07 09:58:32 +08:00
|
|
|
/// equivalent, for use with the given x86 condition code.
|
|
|
|
SDValue EmitTest(SDValue Op0, unsigned X86CC, SelectionDAG &DAG);
|
2009-03-05 03:44:21 +08:00
|
|
|
|
|
|
|
/// Emit nodes that will be selected as "cmp Op0,Op1", or something
|
2009-03-07 09:58:32 +08:00
|
|
|
/// equivalent, for use with the given x86 condition code.
|
|
|
|
SDValue EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
|
|
|
|
SelectionDAG &DAG);
|
2005-11-15 08:40:23 +08:00
|
|
|
};
|
2008-09-03 08:03:49 +08:00
|
|
|
|
|
|
|
namespace X86 {
|
2008-09-04 07:12:08 +08:00
|
|
|
FastISel *createFastISel(MachineFunction &mf,
|
|
|
|
DenseMap<const Value *, unsigned> &,
|
2008-09-11 04:11:02 +08:00
|
|
|
DenseMap<const BasicBlock *, MachineBasicBlock *> &,
|
2008-10-15 07:54:11 +08:00
|
|
|
DenseMap<const AllocaInst *, int> &
|
|
|
|
#ifndef NDEBUG
|
|
|
|
, SmallSet<Instruction*, 8> &
|
|
|
|
#endif
|
|
|
|
);
|
2008-09-03 08:03:49 +08:00
|
|
|
}
|
2005-11-15 08:40:23 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif // X86ISELLOWERING_H
|