2016-01-18 20:02:45 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
2018-06-03 22:56:04 +08:00
|
|
|
; RUN: llc < %s -mtriple=i686-unknown -mattr=+avx512cd,+avx512vl | FileCheck %s --check-prefixes=CHECK,X86
|
|
|
|
; RUN: llc < %s -mtriple=x86_64-unknown -mattr=+avx512cd,+avx512vl | FileCheck %s --check-prefixes=CHECK,X64
|
2015-09-03 17:05:31 +08:00
|
|
|
|
2017-02-24 13:35:04 +08:00
|
|
|
define <4 x i32> @test_int_x86_avx512_mask_vplzcnt_d_128(<4 x i32> %x0, <4 x i32> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vplzcnt_d_128:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: vplzcntd %xmm0, %xmm2
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vplzcntd %xmm0, %xmm1 {%k1}
|
|
|
|
; X86-NEXT: vplzcntd %xmm0, %xmm0 {%k1} {z}
|
|
|
|
; X86-NEXT: vpaddd %xmm0, %xmm2, %xmm0
|
|
|
|
; X86-NEXT: vpaddd %xmm0, %xmm1, %xmm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vplzcnt_d_128:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: vplzcntd %xmm0, %xmm2
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vplzcntd %xmm0, %xmm1 {%k1}
|
|
|
|
; X64-NEXT: vplzcntd %xmm0, %xmm0 {%k1} {z}
|
|
|
|
; X64-NEXT: vpaddd %xmm0, %xmm2, %xmm0
|
|
|
|
; X64-NEXT: vpaddd %xmm0, %xmm1, %xmm0
|
|
|
|
; X64-NEXT: retq
|
2017-02-24 13:35:04 +08:00
|
|
|
%1 = call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %x0, i1 false)
|
|
|
|
%2 = bitcast i8 %x2 to <8 x i1>
|
|
|
|
%extract1 = shufflevector <8 x i1> %2, <8 x i1> %2, <4 x i32> <i32 0, i32 1, i32 2, i32 3>
|
|
|
|
%3 = select <4 x i1> %extract1, <4 x i32> %1, <4 x i32> %x1
|
|
|
|
%4 = call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %x0, i1 false)
|
|
|
|
%5 = call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %x0, i1 false)
|
|
|
|
%6 = bitcast i8 %x2 to <8 x i1>
|
|
|
|
%extract = shufflevector <8 x i1> %6, <8 x i1> %6, <4 x i32> <i32 0, i32 1, i32 2, i32 3>
|
|
|
|
%7 = select <4 x i1> %extract, <4 x i32> %5, <4 x i32> zeroinitializer
|
|
|
|
%res2 = add <4 x i32> %3, %4
|
|
|
|
%res4 = add <4 x i32> %res2, %7
|
2015-09-03 17:05:31 +08:00
|
|
|
ret <4 x i32> %res4
|
|
|
|
}
|
2017-02-24 13:35:04 +08:00
|
|
|
declare <4 x i32> @llvm.ctlz.v4i32(<4 x i32>, i1) #0
|
2015-09-03 17:05:31 +08:00
|
|
|
|
2017-02-24 13:35:04 +08:00
|
|
|
define <8 x i32> @test_int_x86_avx512_mask_vplzcnt_d_256(<8 x i32> %x0, <8 x i32> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vplzcnt_d_256:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: vplzcntd %ymm0, %ymm2
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vplzcntd %ymm0, %ymm1 {%k1}
|
|
|
|
; X86-NEXT: vpaddd %ymm2, %ymm1, %ymm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vplzcnt_d_256:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: vplzcntd %ymm0, %ymm2
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vplzcntd %ymm0, %ymm1 {%k1}
|
|
|
|
; X64-NEXT: vpaddd %ymm2, %ymm1, %ymm0
|
|
|
|
; X64-NEXT: retq
|
2017-02-24 13:35:04 +08:00
|
|
|
%1 = call <8 x i32> @llvm.ctlz.v8i32(<8 x i32> %x0, i1 false)
|
|
|
|
%2 = bitcast i8 %x2 to <8 x i1>
|
|
|
|
%3 = select <8 x i1> %2, <8 x i32> %1, <8 x i32> %x1
|
|
|
|
%4 = call <8 x i32> @llvm.ctlz.v8i32(<8 x i32> %x0, i1 false)
|
|
|
|
%res2 = add <8 x i32> %3, %4
|
2015-09-03 17:05:31 +08:00
|
|
|
ret <8 x i32> %res2
|
|
|
|
}
|
2017-02-24 13:35:04 +08:00
|
|
|
declare <8 x i32> @llvm.ctlz.v8i32(<8 x i32>, i1) #0
|
2015-09-03 17:05:31 +08:00
|
|
|
|
2017-02-24 13:35:04 +08:00
|
|
|
define <2 x i64> @test_int_x86_avx512_mask_vplzcnt_q_128(<2 x i64> %x0, <2 x i64> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vplzcnt_q_128:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: vplzcntq %xmm0, %xmm2
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vplzcntq %xmm0, %xmm1 {%k1}
|
|
|
|
; X86-NEXT: vpaddq %xmm2, %xmm1, %xmm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vplzcnt_q_128:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: vplzcntq %xmm0, %xmm2
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vplzcntq %xmm0, %xmm1 {%k1}
|
|
|
|
; X64-NEXT: vpaddq %xmm2, %xmm1, %xmm0
|
|
|
|
; X64-NEXT: retq
|
2017-02-24 13:35:04 +08:00
|
|
|
%1 = call <2 x i64> @llvm.ctlz.v2i64(<2 x i64> %x0, i1 false)
|
|
|
|
%2 = bitcast i8 %x2 to <8 x i1>
|
|
|
|
%extract = shufflevector <8 x i1> %2, <8 x i1> %2, <2 x i32> <i32 0, i32 1>
|
|
|
|
%3 = select <2 x i1> %extract, <2 x i64> %1, <2 x i64> %x1
|
|
|
|
%4 = call <2 x i64> @llvm.ctlz.v2i64(<2 x i64> %x0, i1 false)
|
|
|
|
%res2 = add <2 x i64> %3, %4
|
2015-09-03 17:05:31 +08:00
|
|
|
ret <2 x i64> %res2
|
|
|
|
}
|
2017-02-24 13:35:04 +08:00
|
|
|
declare <2 x i64> @llvm.ctlz.v2i64(<2 x i64>, i1) #0
|
2015-09-03 17:05:31 +08:00
|
|
|
|
2017-02-24 13:35:04 +08:00
|
|
|
define <4 x i64> @test_int_x86_avx512_mask_vplzcnt_q_256(<4 x i64> %x0, <4 x i64> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vplzcnt_q_256:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: vplzcntq %ymm0, %ymm2
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vplzcntq %ymm0, %ymm1 {%k1}
|
|
|
|
; X86-NEXT: vpaddq %ymm2, %ymm1, %ymm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vplzcnt_q_256:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: vplzcntq %ymm0, %ymm2
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vplzcntq %ymm0, %ymm1 {%k1}
|
|
|
|
; X64-NEXT: vpaddq %ymm2, %ymm1, %ymm0
|
|
|
|
; X64-NEXT: retq
|
2017-02-24 13:35:04 +08:00
|
|
|
%1 = call <4 x i64> @llvm.ctlz.v4i64(<4 x i64> %x0, i1 false)
|
|
|
|
%2 = bitcast i8 %x2 to <8 x i1>
|
|
|
|
%extract = shufflevector <8 x i1> %2, <8 x i1> %2, <4 x i32> <i32 0, i32 1, i32 2, i32 3>
|
|
|
|
%3 = select <4 x i1> %extract, <4 x i64> %1, <4 x i64> %x1
|
|
|
|
%4 = call <4 x i64> @llvm.ctlz.v4i64(<4 x i64> %x0, i1 false)
|
|
|
|
%res2 = add <4 x i64> %3, %4
|
2015-09-03 17:05:31 +08:00
|
|
|
ret <4 x i64> %res2
|
|
|
|
}
|
2017-02-24 13:35:04 +08:00
|
|
|
declare <4 x i64> @llvm.ctlz.v4i64(<4 x i64>, i1) #0
|
2015-09-03 17:05:31 +08:00
|
|
|
|
|
|
|
declare <4 x i32> @llvm.x86.avx512.mask.conflict.d.128(<4 x i32>, <4 x i32>, i8)
|
|
|
|
|
|
|
|
define <4 x i32>@test_int_x86_avx512_mask_vpconflict_d_128(<4 x i32> %x0, <4 x i32> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vpconflict_d_128:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vpconflictd %xmm0, %xmm1 {%k1}
|
|
|
|
; X86-NEXT: vpconflictd %xmm0, %xmm2 {%k1} {z}
|
|
|
|
; X86-NEXT: vpconflictd %xmm0, %xmm0
|
|
|
|
; X86-NEXT: vpaddd %xmm2, %xmm0, %xmm0
|
|
|
|
; X86-NEXT: vpaddd %xmm0, %xmm1, %xmm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vpconflict_d_128:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vpconflictd %xmm0, %xmm2 {%k1} {z}
|
|
|
|
; X64-NEXT: vpconflictd %xmm0, %xmm1 {%k1}
|
|
|
|
; X64-NEXT: vpconflictd %xmm0, %xmm0
|
|
|
|
; X64-NEXT: vpaddd %xmm2, %xmm0, %xmm0
|
|
|
|
; X64-NEXT: vpaddd %xmm0, %xmm1, %xmm0
|
|
|
|
; X64-NEXT: retq
|
2015-09-03 17:05:31 +08:00
|
|
|
%res = call <4 x i32> @llvm.x86.avx512.mask.conflict.d.128(<4 x i32> %x0, <4 x i32> %x1, i8 %x2)
|
|
|
|
%res1 = call <4 x i32> @llvm.x86.avx512.mask.conflict.d.128(<4 x i32> %x0, <4 x i32> %x1, i8 -1)
|
|
|
|
%res3 = call <4 x i32> @llvm.x86.avx512.mask.conflict.d.128(<4 x i32> %x0, <4 x i32> zeroinitializer, i8 %x2)
|
|
|
|
%res2 = add <4 x i32> %res, %res1
|
|
|
|
%res4 = add <4 x i32> %res2, %res3
|
|
|
|
ret <4 x i32> %res4
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <8 x i32> @llvm.x86.avx512.mask.conflict.d.256(<8 x i32>, <8 x i32>, i8)
|
|
|
|
|
|
|
|
define <8 x i32>@test_int_x86_avx512_mask_vpconflict_d_256(<8 x i32> %x0, <8 x i32> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vpconflict_d_256:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vpconflictd %ymm0, %ymm1 {%k1}
|
|
|
|
; X86-NEXT: vpconflictd %ymm0, %ymm0
|
|
|
|
; X86-NEXT: vpaddd %ymm0, %ymm1, %ymm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vpconflict_d_256:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vpconflictd %ymm0, %ymm1 {%k1}
|
|
|
|
; X64-NEXT: vpconflictd %ymm0, %ymm0
|
|
|
|
; X64-NEXT: vpaddd %ymm0, %ymm1, %ymm0
|
|
|
|
; X64-NEXT: retq
|
2015-09-03 17:05:31 +08:00
|
|
|
%res = call <8 x i32> @llvm.x86.avx512.mask.conflict.d.256(<8 x i32> %x0, <8 x i32> %x1, i8 %x2)
|
|
|
|
%res1 = call <8 x i32> @llvm.x86.avx512.mask.conflict.d.256(<8 x i32> %x0, <8 x i32> %x1, i8 -1)
|
|
|
|
%res2 = add <8 x i32> %res, %res1
|
|
|
|
ret <8 x i32> %res2
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <2 x i64> @llvm.x86.avx512.mask.conflict.q.128(<2 x i64>, <2 x i64>, i8)
|
|
|
|
|
|
|
|
define <2 x i64>@test_int_x86_avx512_mask_vpconflict_q_128(<2 x i64> %x0, <2 x i64> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vpconflict_q_128:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vpconflictq %xmm0, %xmm1 {%k1}
|
|
|
|
; X86-NEXT: vpconflictq %xmm0, %xmm0
|
|
|
|
; X86-NEXT: vpaddq %xmm0, %xmm1, %xmm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vpconflict_q_128:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vpconflictq %xmm0, %xmm1 {%k1}
|
|
|
|
; X64-NEXT: vpconflictq %xmm0, %xmm0
|
|
|
|
; X64-NEXT: vpaddq %xmm0, %xmm1, %xmm0
|
|
|
|
; X64-NEXT: retq
|
2015-09-03 17:05:31 +08:00
|
|
|
%res = call <2 x i64> @llvm.x86.avx512.mask.conflict.q.128(<2 x i64> %x0, <2 x i64> %x1, i8 %x2)
|
|
|
|
%res1 = call <2 x i64> @llvm.x86.avx512.mask.conflict.q.128(<2 x i64> %x0, <2 x i64> %x1, i8 -1)
|
|
|
|
%res2 = add <2 x i64> %res, %res1
|
|
|
|
ret <2 x i64> %res2
|
|
|
|
}
|
|
|
|
|
|
|
|
declare <4 x i64> @llvm.x86.avx512.mask.conflict.q.256(<4 x i64>, <4 x i64>, i8)
|
|
|
|
|
|
|
|
define <4 x i64>@test_int_x86_avx512_mask_vpconflict_q_256(<4 x i64> %x0, <4 x i64> %x1, i8 %x2) {
|
2018-06-03 22:56:04 +08:00
|
|
|
; X86-LABEL: test_int_x86_avx512_mask_vpconflict_q_256:
|
|
|
|
; X86: # %bb.0:
|
|
|
|
; X86-NEXT: movzbl {{[0-9]+}}(%esp), %eax
|
|
|
|
; X86-NEXT: kmovw %eax, %k1
|
|
|
|
; X86-NEXT: vpconflictq %ymm0, %ymm1 {%k1}
|
|
|
|
; X86-NEXT: vpconflictq %ymm0, %ymm0
|
|
|
|
; X86-NEXT: vpaddq %ymm0, %ymm1, %ymm0
|
|
|
|
; X86-NEXT: retl
|
|
|
|
;
|
|
|
|
; X64-LABEL: test_int_x86_avx512_mask_vpconflict_q_256:
|
|
|
|
; X64: # %bb.0:
|
|
|
|
; X64-NEXT: kmovw %edi, %k1
|
|
|
|
; X64-NEXT: vpconflictq %ymm0, %ymm1 {%k1}
|
|
|
|
; X64-NEXT: vpconflictq %ymm0, %ymm0
|
|
|
|
; X64-NEXT: vpaddq %ymm0, %ymm1, %ymm0
|
|
|
|
; X64-NEXT: retq
|
2015-09-03 17:05:31 +08:00
|
|
|
%res = call <4 x i64> @llvm.x86.avx512.mask.conflict.q.256(<4 x i64> %x0, <4 x i64> %x1, i8 %x2)
|
|
|
|
%res1 = call <4 x i64> @llvm.x86.avx512.mask.conflict.q.256(<4 x i64> %x0, <4 x i64> %x1, i8 -1)
|
|
|
|
%res2 = add <4 x i64> %res, %res1
|
|
|
|
ret <4 x i64> %res2
|
|
|
|
}
|
|
|
|
|