2022-03-14 21:39:25 +08:00
|
|
|
; RUN: opt %loadPolly -polly-print-scops -disable-output < %s | FileCheck %s
|
|
|
|
; RUN: opt %loadPolly -polly-print-ast -disable-output < %s | FileCheck %s --check-prefix=AST
|
2015-09-28 17:33:22 +08:00
|
|
|
;
|
|
|
|
; void f(int *A, int N) {
|
|
|
|
; for (int i = 0; i < N; i++)
|
|
|
|
; switch (i % 4) {
|
|
|
|
; case 0:
|
|
|
|
; A[i] += 1;
|
|
|
|
; break;
|
|
|
|
; case 1:
|
|
|
|
; A[i] += 2;
|
|
|
|
; break;
|
|
|
|
; case 2:
|
|
|
|
; A[i] += 3;
|
|
|
|
; break;
|
|
|
|
; case 3:
|
|
|
|
; A[i] += 4;
|
|
|
|
; break;
|
|
|
|
; default:
|
|
|
|
; A[i - 1] += A[i + 1];
|
|
|
|
; }
|
|
|
|
; }
|
2016-01-15 08:48:42 +08:00
|
|
|
|
|
|
|
; CHECK: Statements {
|
|
|
|
; CHECK-NEXT: Stmt_sw_bb
|
|
|
|
; CHECK-NEXT: Domain :=
|
2018-02-20 15:26:42 +08:00
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb[i0] : (i0) mod 4 = 0 and 0 <= i0 < N };
|
2016-01-15 08:48:42 +08:00
|
|
|
; CHECK-NEXT: Schedule :=
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb[i0] -> [i0, 3] };
|
|
|
|
; CHECK-NEXT: ReadAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: MustWriteAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: Stmt_sw_bb_1
|
|
|
|
; CHECK-NEXT: Domain :=
|
2018-02-20 15:26:42 +08:00
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_1[i0] : (-1 + i0) mod 4 = 0 and 0 < i0 < N };
|
2016-01-15 08:48:42 +08:00
|
|
|
; CHECK-NEXT: Schedule :=
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_1[i0] -> [i0, 2] };
|
|
|
|
; CHECK-NEXT: ReadAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_1[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: MustWriteAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_1[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: Stmt_sw_bb_5
|
|
|
|
; CHECK-NEXT: Domain :=
|
2018-02-20 15:26:42 +08:00
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_5[i0] : (2 + i0) mod 4 = 0 and 2 <= i0 < N };
|
2016-01-15 08:48:42 +08:00
|
|
|
; CHECK-NEXT: Schedule :=
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_5[i0] -> [i0, 1] };
|
|
|
|
; CHECK-NEXT: ReadAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_5[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: MustWriteAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_5[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: Stmt_sw_bb_9
|
|
|
|
; CHECK-NEXT: Domain :=
|
2022-02-23 05:37:50 +08:00
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_9[i0] : (1 + i0) mod 4 = 0 and 3 <= i0 < N };
|
2016-01-15 08:48:42 +08:00
|
|
|
; CHECK-NEXT: Schedule :=
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_9[i0] -> [i0, 0] };
|
|
|
|
; CHECK-NEXT: ReadAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_9[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: MustWriteAccess := [Reduction Type: +] [Scalar: 0]
|
|
|
|
; CHECK-NEXT: [N] -> { Stmt_sw_bb_9[i0] -> MemRef_A[i0] };
|
|
|
|
; CHECK-NEXT: }
|
|
|
|
|
|
|
|
; AST: if (1)
|
2015-09-28 17:33:22 +08:00
|
|
|
;
|
2016-04-04 15:57:39 +08:00
|
|
|
; AST: for (int c0 = 0; c0 < N; c0 += 4) {
|
|
|
|
; AST-NEXT: Stmt_sw_bb(c0);
|
|
|
|
; AST-NEXT: if (N >= c0 + 2) {
|
|
|
|
; AST-NEXT: Stmt_sw_bb_1(c0 + 1);
|
|
|
|
; AST-NEXT: if (N >= c0 + 3) {
|
|
|
|
; AST-NEXT: Stmt_sw_bb_5(c0 + 2);
|
|
|
|
; AST-NEXT: if (N >= c0 + 4)
|
|
|
|
; AST-NEXT: Stmt_sw_bb_9(c0 + 3);
|
|
|
|
; AST-NEXT: }
|
|
|
|
; AST-NEXT: }
|
|
|
|
; AST-NEXT: }
|
2015-09-28 17:33:22 +08:00
|
|
|
;
|
2016-01-15 08:48:42 +08:00
|
|
|
; AST: else
|
|
|
|
; AST-NEXT: { /* original code */ }
|
|
|
|
|
2015-09-28 17:33:22 +08:00
|
|
|
target datalayout = "e-m:e-i64:64-f80:128-n8:16:32:64-S128"
|
|
|
|
|
|
|
|
define void @f(i32* %A, i32 %N) {
|
|
|
|
entry:
|
|
|
|
%tmp = sext i32 %N to i64
|
|
|
|
br label %for.cond
|
|
|
|
|
|
|
|
for.cond: ; preds = %for.inc, %entry
|
|
|
|
%indvars.iv = phi i64 [ %indvars.iv.next, %for.inc ], [ 0, %entry ]
|
|
|
|
%cmp = icmp slt i64 %indvars.iv, %tmp
|
|
|
|
br i1 %cmp, label %for.body, label %for.end
|
|
|
|
|
|
|
|
for.body: ; preds = %for.cond
|
|
|
|
%tmp3 = trunc i64 %indvars.iv to i32
|
|
|
|
%rem = srem i32 %tmp3, 4
|
|
|
|
switch i32 %rem, label %sw.default [
|
|
|
|
i32 0, label %sw.bb
|
|
|
|
i32 1, label %sw.bb.1
|
|
|
|
i32 2, label %sw.bb.5
|
|
|
|
i32 3, label %sw.bb.9
|
|
|
|
]
|
|
|
|
|
|
|
|
sw.bb: ; preds = %for.body
|
|
|
|
%arrayidx = getelementptr inbounds i32, i32* %A, i64 %indvars.iv
|
|
|
|
%tmp4 = load i32, i32* %arrayidx, align 4
|
|
|
|
%add = add nsw i32 %tmp4, 1
|
|
|
|
store i32 %add, i32* %arrayidx, align 4
|
|
|
|
br label %sw.epilog
|
|
|
|
|
|
|
|
sw.bb.1: ; preds = %for.body
|
|
|
|
%arrayidx3 = getelementptr inbounds i32, i32* %A, i64 %indvars.iv
|
|
|
|
%tmp5 = load i32, i32* %arrayidx3, align 4
|
|
|
|
%add4 = add nsw i32 %tmp5, 2
|
|
|
|
store i32 %add4, i32* %arrayidx3, align 4
|
|
|
|
br label %sw.epilog
|
|
|
|
|
|
|
|
sw.bb.5: ; preds = %for.body
|
|
|
|
%arrayidx7 = getelementptr inbounds i32, i32* %A, i64 %indvars.iv
|
|
|
|
%tmp6 = load i32, i32* %arrayidx7, align 4
|
|
|
|
%add8 = add nsw i32 %tmp6, 3
|
|
|
|
store i32 %add8, i32* %arrayidx7, align 4
|
|
|
|
br label %sw.epilog
|
|
|
|
|
|
|
|
sw.bb.9: ; preds = %for.body
|
|
|
|
%arrayidx11 = getelementptr inbounds i32, i32* %A, i64 %indvars.iv
|
|
|
|
%tmp7 = load i32, i32* %arrayidx11, align 4
|
|
|
|
%add12 = add nsw i32 %tmp7, 4
|
|
|
|
store i32 %add12, i32* %arrayidx11, align 4
|
|
|
|
br label %sw.epilog
|
|
|
|
|
|
|
|
sw.default: ; preds = %for.body
|
|
|
|
%tmp8 = add nuw nsw i64 %indvars.iv, 1
|
|
|
|
%arrayidx15 = getelementptr inbounds i32, i32* %A, i64 %tmp8
|
|
|
|
%tmp9 = load i32, i32* %arrayidx15, align 4
|
|
|
|
%tmp10 = add nsw i64 %indvars.iv, -1
|
|
|
|
%arrayidx17 = getelementptr inbounds i32, i32* %A, i64 %tmp10
|
|
|
|
%tmp11 = load i32, i32* %arrayidx17, align 4
|
|
|
|
%add18 = add nsw i32 %tmp11, %tmp9
|
|
|
|
store i32 %add18, i32* %arrayidx17, align 4
|
|
|
|
br label %sw.epilog
|
|
|
|
|
|
|
|
sw.epilog: ; preds = %sw.default, %sw.bb.9, %sw.bb.5, %sw.bb.1, %sw.bb
|
|
|
|
br label %for.inc
|
|
|
|
|
|
|
|
for.inc: ; preds = %sw.epilog
|
|
|
|
%indvars.iv.next = add nuw nsw i64 %indvars.iv, 1
|
|
|
|
br label %for.cond
|
|
|
|
|
|
|
|
for.end: ; preds = %for.cond
|
|
|
|
ret void
|
|
|
|
}
|