2018-08-31 13:49:54 +08:00
|
|
|
; RUN: llc -march=amdgcn -mtriple=amdgcn-- -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s
|
|
|
|
; RUN: llc -march=amdgcn -mtriple=amdgcn-- -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s
|
2015-09-26 01:27:08 +08:00
|
|
|
|
|
|
|
; How the replacement of i64 stores with v2i32 stores resulted in
|
|
|
|
; breaking other users of the bitcast if they already existed
|
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}extract_vector_elt_select_error:
|
|
|
|
; GCN: buffer_store_dword
|
|
|
|
; GCN: buffer_store_dword
|
|
|
|
; GCN: buffer_store_dwordx2
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @extract_vector_elt_select_error(i32 addrspace(1)* %out, i64 addrspace(1)* %in, i64 %val) #0 {
|
2015-09-26 01:27:08 +08:00
|
|
|
%vec = bitcast i64 %val to <2 x i32>
|
|
|
|
%elt0 = extractelement <2 x i32> %vec, i32 0
|
|
|
|
%elt1 = extractelement <2 x i32> %vec, i32 1
|
|
|
|
|
|
|
|
store volatile i32 %elt0, i32 addrspace(1)* %out
|
|
|
|
store volatile i32 %elt1, i32 addrspace(1)* %out
|
|
|
|
store volatile i64 %val, i64 addrspace(1)* %in
|
|
|
|
ret void
|
|
|
|
}
|
2015-11-26 03:58:34 +08:00
|
|
|
|
2016-05-28 08:51:06 +08:00
|
|
|
; GCN-LABEL: {{^}}extract_vector_elt_v2i64:
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @extract_vector_elt_v2i64(i64 addrspace(1)* %out, <2 x i64> %foo) #0 {
|
2015-11-26 03:58:34 +08:00
|
|
|
%p0 = extractelement <2 x i64> %foo, i32 0
|
|
|
|
%p1 = extractelement <2 x i64> %foo, i32 1
|
|
|
|
%out1 = getelementptr i64, i64 addrspace(1)* %out, i32 1
|
|
|
|
store volatile i64 %p1, i64 addrspace(1)* %out
|
|
|
|
store volatile i64 %p0, i64 addrspace(1)* %out1
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2016-05-28 08:51:06 +08:00
|
|
|
; GCN-LABEL: {{^}}dyn_extract_vector_elt_v2i64:
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN-NOT: buffer_load
|
[AMDGPU] Enable compare operations to be selected by divergence
Summary: Details: This patch enables SETCC to be selected to S_CMP_* if uniform and V_CMP_* if divergent.
Reviewers: rampitec, arsenm
Reviewed By: rampitec
Subscribers: kzhuravl, jvesely, wdng, nhaehnle, yaxunl, dstuttard, tpr, t-tye, hiraditya, kerbowa, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D82194
2020-06-19 22:51:54 +08:00
|
|
|
; GCN-DAG: s_cmp_eq_u32 [[IDX:s[0-9]+]], 1
|
|
|
|
; GCN-DAG: s_cselect_b64 [[C1:[^,]+]], 1, 0
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN: store_dwordx2 v[{{[0-9:]+}}]
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @dyn_extract_vector_elt_v2i64(i64 addrspace(1)* %out, <2 x i64> %foo, i32 %elt) #0 {
|
2015-11-26 03:58:34 +08:00
|
|
|
%dynelt = extractelement <2 x i64> %foo, i32 %elt
|
|
|
|
store volatile i64 %dynelt, i64 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2016-05-28 08:51:06 +08:00
|
|
|
; GCN-LABEL: {{^}}dyn_extract_vector_elt_v2i64_2:
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN: buffer_load_dwordx4
|
|
|
|
; GCN-NOT: buffer_load
|
[AMDGPU] Enable compare operations to be selected by divergence
Summary: Details: This patch enables SETCC to be selected to S_CMP_* if uniform and V_CMP_* if divergent.
Reviewers: rampitec, arsenm
Reviewed By: rampitec
Subscribers: kzhuravl, jvesely, wdng, nhaehnle, yaxunl, dstuttard, tpr, t-tye, hiraditya, kerbowa, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D82194
2020-06-19 22:51:54 +08:00
|
|
|
; GCN-DAG: s_cmp_eq_u32 [[IDX:s[0-9]+]], 1
|
|
|
|
; GCN-DAG: s_cselect_b64 [[C1:[^,]+]], 1, 0
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN: store_dwordx2 v[{{[0-9:]+}}]
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @dyn_extract_vector_elt_v2i64_2(i64 addrspace(1)* %out, <2 x i64> addrspace(1)* %foo, i32 %elt, <2 x i64> %arst) #0 {
|
2015-11-26 03:58:34 +08:00
|
|
|
%load = load volatile <2 x i64>, <2 x i64> addrspace(1)* %foo
|
|
|
|
%or = or <2 x i64> %load, %arst
|
|
|
|
%dynelt = extractelement <2 x i64> %or, i32 %elt
|
|
|
|
store volatile i64 %dynelt, i64 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
2016-05-28 08:51:06 +08:00
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}dyn_extract_vector_elt_v3i64:
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN-NOT: buffer_load
|
[AMDGPU] Enable compare operations to be selected by divergence
Summary: Details: This patch enables SETCC to be selected to S_CMP_* if uniform and V_CMP_* if divergent.
Reviewers: rampitec, arsenm
Reviewed By: rampitec
Subscribers: kzhuravl, jvesely, wdng, nhaehnle, yaxunl, dstuttard, tpr, t-tye, hiraditya, kerbowa, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D82194
2020-06-19 22:51:54 +08:00
|
|
|
; GCN-DAG: s_cmp_eq_u32 [[IDX:s[0-9]+]], 1
|
|
|
|
; GCN-DAG: s_cselect_b64 [[C1:[^,]+]], 1, 0
|
|
|
|
; GCN-DAG: s_cmp_eq_u32 [[IDX]], 2
|
|
|
|
; GCN-DAG: s_cselect_b64 [[C2:[^,]+]], 1, 0
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C2]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C2]]
|
|
|
|
; GCN: store_dwordx2 v[{{[0-9:]+}}]
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @dyn_extract_vector_elt_v3i64(i64 addrspace(1)* %out, <3 x i64> %foo, i32 %elt) #0 {
|
2016-05-28 08:51:06 +08:00
|
|
|
%dynelt = extractelement <3 x i64> %foo, i32 %elt
|
|
|
|
store volatile i64 %dynelt, i64 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
; GCN-LABEL: {{^}}dyn_extract_vector_elt_v4i64:
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN-NOT: buffer_load
|
[AMDGPU] Enable compare operations to be selected by divergence
Summary: Details: This patch enables SETCC to be selected to S_CMP_* if uniform and V_CMP_* if divergent.
Reviewers: rampitec, arsenm
Reviewed By: rampitec
Subscribers: kzhuravl, jvesely, wdng, nhaehnle, yaxunl, dstuttard, tpr, t-tye, hiraditya, kerbowa, llvm-commits
Tags: #llvm
Differential Revision: https://reviews.llvm.org/D82194
2020-06-19 22:51:54 +08:00
|
|
|
; GCN-DAG: s_cmp_eq_u32 [[IDX:s[0-9]+]], 1
|
|
|
|
; GCN-DAG: s_cselect_b64 [[C1:[^,]+]], 1, 0
|
|
|
|
; GCN-DAG: s_cmp_eq_u32 [[IDX]], 2
|
|
|
|
; GCN-DAG: s_cselect_b64 [[C2:[^,]+]], 1, 0
|
|
|
|
; GCN-DAG: s_cmp_eq_u32 [[IDX]], 3
|
|
|
|
; GCN-DAG: s_cselect_b64 [[C3:[^,]+]], 1, 0
|
2018-11-14 05:18:21 +08:00
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C2]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C1]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C2]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C3]]
|
|
|
|
; GCN-DAG: v_cndmask_b32_e{{32|64}} v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}, [[C3]]
|
|
|
|
; GCN: store_dwordx2 v[{{[0-9:]+}}]
|
2017-03-22 05:39:51 +08:00
|
|
|
define amdgpu_kernel void @dyn_extract_vector_elt_v4i64(i64 addrspace(1)* %out, <4 x i64> %foo, i32 %elt) #0 {
|
2016-05-28 08:51:06 +08:00
|
|
|
%dynelt = extractelement <4 x i64> %foo, i32 %elt
|
|
|
|
store volatile i64 %dynelt, i64 addrspace(1)* %out
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
attributes #0 = { nounwind }
|