2012-02-18 20:03:15 +08:00
|
|
|
//===-- X86InstrSVM.td - SVM Instruction Set Extension -----*- tablegen -*-===//
|
|
|
|
//
|
2012-02-18 16:34:12 +08:00
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2012-02-18 20:03:15 +08:00
|
|
|
//
|
2012-02-18 16:34:12 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file describes the instructions that make up the AMD SVM instruction
|
|
|
|
// set.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// SVM instructions
|
|
|
|
|
2017-12-07 22:35:17 +08:00
|
|
|
let SchedRW = [WriteSystem] in {
|
2012-02-18 16:34:12 +08:00
|
|
|
// 0F 01 D9
|
2018-04-12 20:09:24 +08:00
|
|
|
def VMMCALL : I<0x01, MRM_D9, (outs), (ins), "vmmcall", []>, TB;
|
2012-02-18 16:34:12 +08:00
|
|
|
|
|
|
|
// 0F 01 DC
|
2018-04-12 20:09:24 +08:00
|
|
|
def STGI : I<0x01, MRM_DC, (outs), (ins), "stgi", []>, TB;
|
2012-02-18 16:34:12 +08:00
|
|
|
|
|
|
|
// 0F 01 DD
|
2018-04-12 20:09:24 +08:00
|
|
|
def CLGI : I<0x01, MRM_DD, (outs), (ins), "clgi", []>, TB;
|
2012-02-18 16:34:12 +08:00
|
|
|
|
|
|
|
// 0F 01 DE
|
|
|
|
let Uses = [EAX] in
|
2018-04-12 20:09:24 +08:00
|
|
|
def SKINIT : I<0x01, MRM_DE, (outs), (ins), "skinit\t{%eax|eax}", []>, TB;
|
2012-02-18 16:34:12 +08:00
|
|
|
|
|
|
|
// 0F 01 D8
|
|
|
|
let Uses = [EAX] in
|
2018-04-12 20:09:24 +08:00
|
|
|
def VMRUN32 : I<0x01, MRM_D8, (outs), (ins), "vmrun\t{%eax|eax}", []>, TB,
|
|
|
|
Requires<[Not64BitMode]>;
|
2012-02-18 16:34:12 +08:00
|
|
|
let Uses = [RAX] in
|
2018-04-12 20:09:24 +08:00
|
|
|
def VMRUN64 : I<0x01, MRM_D8, (outs), (ins), "vmrun\t{%rax|rax}", []>, TB,
|
|
|
|
Requires<[In64BitMode]>;
|
2012-02-18 16:34:12 +08:00
|
|
|
|
|
|
|
// 0F 01 DA
|
|
|
|
let Uses = [EAX] in
|
2018-04-12 20:09:24 +08:00
|
|
|
def VMLOAD32 : I<0x01, MRM_DA, (outs), (ins), "vmload\t{%eax|eax}", []>, TB,
|
|
|
|
Requires<[Not64BitMode]>;
|
2012-02-18 16:34:12 +08:00
|
|
|
let Uses = [RAX] in
|
2018-04-12 20:09:24 +08:00
|
|
|
def VMLOAD64 : I<0x01, MRM_DA, (outs), (ins), "vmload\t{%rax|rax}", []>, TB,
|
|
|
|
Requires<[In64BitMode]>;
|
2012-02-18 16:34:12 +08:00
|
|
|
|
|
|
|
// 0F 01 DB
|
|
|
|
let Uses = [EAX] in
|
2018-04-12 20:09:24 +08:00
|
|
|
def VMSAVE32 : I<0x01, MRM_DB, (outs), (ins), "vmsave\t{%eax|eax}", []>, TB,
|
|
|
|
Requires<[Not64BitMode]>;
|
2012-02-18 16:34:12 +08:00
|
|
|
let Uses = [RAX] in
|
2018-04-12 20:09:24 +08:00
|
|
|
def VMSAVE64 : I<0x01, MRM_DB, (outs), (ins), "vmsave\t{%rax|rax}", []>, TB,
|
|
|
|
Requires<[In64BitMode]>;
|
2012-02-18 16:34:12 +08:00
|
|
|
|
|
|
|
// 0F 01 DF
|
|
|
|
let Uses = [EAX, ECX] in
|
|
|
|
def INVLPGA32 : I<0x01, MRM_DF, (outs), (ins),
|
2018-04-12 20:09:24 +08:00
|
|
|
"invlpga\t{%eax, %ecx|eax, ecx}", []>, TB, Requires<[Not64BitMode]>;
|
2012-02-18 16:34:12 +08:00
|
|
|
let Uses = [RAX, ECX] in
|
|
|
|
def INVLPGA64 : I<0x01, MRM_DF, (outs), (ins),
|
2018-04-12 20:09:24 +08:00
|
|
|
"invlpga\t{%rax, %ecx|rax, ecx}", []>, TB, Requires<[In64BitMode]>;
|
2017-11-27 22:39:50 +08:00
|
|
|
} // SchedRW
|