2012-02-18 20:03:15 +08:00
|
|
|
//===-- Thumb2ITBlockPass.cpp - Insert Thumb-2 IT blocks ------------------===//
|
2009-07-10 09:54:42 +08:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "ARM.h"
|
|
|
|
#include "ARMMachineFunctionInfo.h"
|
2009-07-11 15:26:20 +08:00
|
|
|
#include "Thumb2InstrInfo.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "llvm/ADT/SmallSet.h"
|
|
|
|
#include "llvm/ADT/Statistic.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
2009-07-10 09:54:42 +08:00
|
|
|
#include "llvm/CodeGen/MachineInstr.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2011-12-14 10:11:42 +08:00
|
|
|
#include "llvm/CodeGen/MachineInstrBundle.h"
|
2009-07-10 09:54:42 +08:00
|
|
|
using namespace llvm;
|
|
|
|
|
2014-04-22 10:41:26 +08:00
|
|
|
#define DEBUG_TYPE "thumb2-it"
|
|
|
|
|
2010-06-09 09:46:50 +08:00
|
|
|
STATISTIC(NumITs, "Number of IT blocks inserted");
|
|
|
|
STATISTIC(NumMovedInsts, "Number of predicated instructions moved");
|
2009-07-10 09:54:42 +08:00
|
|
|
|
|
|
|
namespace {
|
2010-06-09 09:46:50 +08:00
|
|
|
class Thumb2ITBlockPass : public MachineFunctionPass {
|
|
|
|
public:
|
2009-07-10 09:54:42 +08:00
|
|
|
static char ID;
|
2010-08-07 02:33:48 +08:00
|
|
|
Thumb2ITBlockPass() : MachineFunctionPass(ID) {}
|
2009-07-10 09:54:42 +08:00
|
|
|
|
2013-11-14 02:29:49 +08:00
|
|
|
bool restrictIT;
|
2009-07-11 15:26:20 +08:00
|
|
|
const Thumb2InstrInfo *TII;
|
2010-06-19 07:09:54 +08:00
|
|
|
const TargetRegisterInfo *TRI;
|
2009-07-10 09:54:42 +08:00
|
|
|
ARMFunctionInfo *AFI;
|
|
|
|
|
2014-03-10 10:09:33 +08:00
|
|
|
bool runOnMachineFunction(MachineFunction &Fn) override;
|
2009-07-10 09:54:42 +08:00
|
|
|
|
2014-03-10 10:09:33 +08:00
|
|
|
const char *getPassName() const override {
|
2009-07-10 09:54:42 +08:00
|
|
|
return "Thumb IT blocks insertion pass";
|
|
|
|
}
|
|
|
|
|
|
|
|
private:
|
2010-06-19 07:09:54 +08:00
|
|
|
bool MoveCopyOutOfITBlock(MachineInstr *MI,
|
|
|
|
ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
|
|
|
|
SmallSet<unsigned, 4> &Defs,
|
|
|
|
SmallSet<unsigned, 4> &Uses);
|
2010-06-09 09:46:50 +08:00
|
|
|
bool InsertITInstructions(MachineBasicBlock &MBB);
|
2009-07-10 09:54:42 +08:00
|
|
|
};
|
|
|
|
char Thumb2ITBlockPass::ID = 0;
|
2015-06-23 17:49:53 +08:00
|
|
|
}
|
2009-07-10 09:54:42 +08:00
|
|
|
|
2010-06-19 07:09:54 +08:00
|
|
|
/// TrackDefUses - Tracking what registers are being defined and used by
|
|
|
|
/// instructions in the IT block. This also tracks "dependencies", i.e. uses
|
|
|
|
/// in the IT block that are defined before the IT instruction.
|
|
|
|
static void TrackDefUses(MachineInstr *MI,
|
|
|
|
SmallSet<unsigned, 4> &Defs,
|
|
|
|
SmallSet<unsigned, 4> &Uses,
|
|
|
|
const TargetRegisterInfo *TRI) {
|
|
|
|
SmallVector<unsigned, 4> LocalDefs;
|
|
|
|
SmallVector<unsigned, 4> LocalUses;
|
|
|
|
|
2010-06-09 09:46:50 +08:00
|
|
|
for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
|
|
|
|
MachineOperand &MO = MI->getOperand(i);
|
|
|
|
if (!MO.isReg())
|
|
|
|
continue;
|
|
|
|
unsigned Reg = MO.getReg();
|
2010-06-19 07:09:54 +08:00
|
|
|
if (!Reg || Reg == ARM::ITSTATE || Reg == ARM::SP)
|
2010-06-09 09:46:50 +08:00
|
|
|
continue;
|
2010-06-19 07:09:54 +08:00
|
|
|
if (MO.isUse())
|
|
|
|
LocalUses.push_back(Reg);
|
2010-06-09 09:46:50 +08:00
|
|
|
else
|
2010-06-19 07:09:54 +08:00
|
|
|
LocalDefs.push_back(Reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) {
|
|
|
|
unsigned Reg = LocalUses[i];
|
2013-05-23 07:17:36 +08:00
|
|
|
for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
|
|
|
|
Subreg.isValid(); ++Subreg)
|
2010-06-19 07:09:54 +08:00
|
|
|
Uses.insert(*Subreg);
|
|
|
|
}
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
|
|
|
|
unsigned Reg = LocalDefs[i];
|
2013-05-23 07:17:36 +08:00
|
|
|
for (MCSubRegIterator Subreg(Reg, TRI, /*IncludeSelf=*/true);
|
|
|
|
Subreg.isValid(); ++Subreg)
|
2010-06-19 07:09:54 +08:00
|
|
|
Defs.insert(*Subreg);
|
|
|
|
if (Reg == ARM::CPSR)
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
[ARM] IT block insertion needs to update kill flags
When forming an IT block from the first MOV here:
%R2<def> = t2MOVr %R0, pred:1, pred:%CPSR, opt:%noreg
%R3<def> = tMOVr %R0<kill>, pred:14, pred:%noreg
the move in to R3 is moved out of the IT block so that later instructions on the same predicate can be inside this block, and we can share the IT instruction.
However, when moving the R3 copy out of the IT block, we need to clear its kill flags for anything in use at this point in time, ie, R0 here.
This appeases the machine verifier which thought that R0 wasn't defined when used.
I have a test case, but its extremely register allocator specific. It would be too fragile to commit a test which depends on the register allocator here.
llvm-svn: 236468
2015-05-05 06:44:47 +08:00
|
|
|
/// Clear kill flags for any uses in the given set. This will likely
|
|
|
|
/// conservatively remove more kill flags than are necessary, but removing them
|
|
|
|
/// is safer than incorrect kill flags remaining on instructions.
|
|
|
|
static void ClearKillFlags(MachineInstr *MI, SmallSet<unsigned, 4> &Uses) {
|
2015-05-29 10:56:46 +08:00
|
|
|
for (MachineOperand &MO : MI->operands()) {
|
|
|
|
if (!MO.isReg() || MO.isDef() || !MO.isKill())
|
[ARM] IT block insertion needs to update kill flags
When forming an IT block from the first MOV here:
%R2<def> = t2MOVr %R0, pred:1, pred:%CPSR, opt:%noreg
%R3<def> = tMOVr %R0<kill>, pred:14, pred:%noreg
the move in to R3 is moved out of the IT block so that later instructions on the same predicate can be inside this block, and we can share the IT instruction.
However, when moving the R3 copy out of the IT block, we need to clear its kill flags for anything in use at this point in time, ie, R0 here.
This appeases the machine verifier which thought that R0 wasn't defined when used.
I have a test case, but its extremely register allocator specific. It would be too fragile to commit a test which depends on the register allocator here.
llvm-svn: 236468
2015-05-05 06:44:47 +08:00
|
|
|
continue;
|
2015-05-29 10:56:46 +08:00
|
|
|
if (!Uses.count(MO.getReg()))
|
[ARM] IT block insertion needs to update kill flags
When forming an IT block from the first MOV here:
%R2<def> = t2MOVr %R0, pred:1, pred:%CPSR, opt:%noreg
%R3<def> = tMOVr %R0<kill>, pred:14, pred:%noreg
the move in to R3 is moved out of the IT block so that later instructions on the same predicate can be inside this block, and we can share the IT instruction.
However, when moving the R3 copy out of the IT block, we need to clear its kill flags for anything in use at this point in time, ie, R0 here.
This appeases the machine verifier which thought that R0 wasn't defined when used.
I have a test case, but its extremely register allocator specific. It would be too fragile to commit a test which depends on the register allocator here.
llvm-svn: 236468
2015-05-05 06:44:47 +08:00
|
|
|
continue;
|
2015-05-29 10:56:46 +08:00
|
|
|
MO.setIsKill(false);
|
[ARM] IT block insertion needs to update kill flags
When forming an IT block from the first MOV here:
%R2<def> = t2MOVr %R0, pred:1, pred:%CPSR, opt:%noreg
%R3<def> = tMOVr %R0<kill>, pred:14, pred:%noreg
the move in to R3 is moved out of the IT block so that later instructions on the same predicate can be inside this block, and we can share the IT instruction.
However, when moving the R3 copy out of the IT block, we need to clear its kill flags for anything in use at this point in time, ie, R0 here.
This appeases the machine verifier which thought that R0 wasn't defined when used.
I have a test case, but its extremely register allocator specific. It would be too fragile to commit a test which depends on the register allocator here.
llvm-svn: 236468
2015-05-05 06:44:47 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-07-17 06:35:32 +08:00
|
|
|
static bool isCopy(MachineInstr *MI) {
|
|
|
|
switch (MI->getOpcode()) {
|
|
|
|
default:
|
|
|
|
return false;
|
|
|
|
case ARM::MOVr:
|
|
|
|
case ARM::MOVr_TC:
|
|
|
|
case ARM::tMOVr:
|
|
|
|
case ARM::t2MOVr:
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2010-06-19 07:09:54 +08:00
|
|
|
bool
|
|
|
|
Thumb2ITBlockPass::MoveCopyOutOfITBlock(MachineInstr *MI,
|
|
|
|
ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
|
|
|
|
SmallSet<unsigned, 4> &Defs,
|
|
|
|
SmallSet<unsigned, 4> &Uses) {
|
2010-07-17 06:35:32 +08:00
|
|
|
if (!isCopy(MI))
|
|
|
|
return false;
|
|
|
|
// llvm models select's as two-address instructions. That means a copy
|
|
|
|
// is inserted before a t2MOVccr, etc. If the copy is scheduled in
|
|
|
|
// between selects we would end up creating multiple IT blocks.
|
|
|
|
assert(MI->getOperand(0).getSubReg() == 0 &&
|
|
|
|
MI->getOperand(1).getSubReg() == 0 &&
|
|
|
|
"Sub-register indices still around?");
|
|
|
|
|
|
|
|
unsigned DstReg = MI->getOperand(0).getReg();
|
|
|
|
unsigned SrcReg = MI->getOperand(1).getReg();
|
|
|
|
|
|
|
|
// First check if it's safe to move it.
|
|
|
|
if (Uses.count(DstReg) || Defs.count(SrcReg))
|
|
|
|
return false;
|
|
|
|
|
If the CPSR is defined by a copy, then we don't want to merge it into an IT
block. E.g., if we have:
movs r1, r1
rsb r1, 0
movs r2, r2
rsb r2, 0
we don't want this to be converted to:
movs r1, r1
movs r2, r2
itt mi
rsb r1, 0
rsb r2, 0
PR11107 & <rdar://problem/10259534>
llvm-svn: 141589
2011-10-11 06:52:53 +08:00
|
|
|
// If the CPSR is defined by this copy, then we don't want to move it. E.g.,
|
|
|
|
// if we have:
|
|
|
|
//
|
|
|
|
// movs r1, r1
|
|
|
|
// rsb r1, 0
|
|
|
|
// movs r2, r2
|
|
|
|
// rsb r2, 0
|
|
|
|
//
|
|
|
|
// we don't want this to be converted to:
|
|
|
|
//
|
|
|
|
// movs r1, r1
|
|
|
|
// movs r2, r2
|
|
|
|
// itt mi
|
|
|
|
// rsb r1, 0
|
|
|
|
// rsb r2, 0
|
|
|
|
//
|
2011-10-11 08:10:41 +08:00
|
|
|
const MCInstrDesc &MCID = MI->getDesc();
|
2011-12-07 15:15:52 +08:00
|
|
|
if (MI->hasOptionalDef() &&
|
2011-10-11 08:10:41 +08:00
|
|
|
MI->getOperand(MCID.getNumOperands() - 1).getReg() == ARM::CPSR)
|
|
|
|
return false;
|
If the CPSR is defined by a copy, then we don't want to merge it into an IT
block. E.g., if we have:
movs r1, r1
rsb r1, 0
movs r2, r2
rsb r2, 0
we don't want this to be converted to:
movs r1, r1
movs r2, r2
itt mi
rsb r1, 0
rsb r2, 0
PR11107 & <rdar://problem/10259534>
llvm-svn: 141589
2011-10-11 06:52:53 +08:00
|
|
|
|
2010-07-17 06:35:32 +08:00
|
|
|
// Then peek at the next instruction to see if it's predicated on CC or OCC.
|
|
|
|
// If not, then there is nothing to be gained by moving the copy.
|
|
|
|
MachineBasicBlock::iterator I = MI; ++I;
|
|
|
|
MachineBasicBlock::iterator E = MI->getParent()->end();
|
|
|
|
while (I != E && I->isDebugValue())
|
|
|
|
++I;
|
|
|
|
if (I != E) {
|
|
|
|
unsigned NPredReg = 0;
|
2012-03-27 15:21:54 +08:00
|
|
|
ARMCC::CondCodes NCC = getITInstrPredicate(I, NPredReg);
|
2010-07-17 06:35:32 +08:00
|
|
|
if (NCC == CC || NCC == OCC)
|
|
|
|
return true;
|
2010-06-09 09:46:50 +08:00
|
|
|
}
|
2010-06-19 07:09:54 +08:00
|
|
|
return false;
|
2010-06-09 09:46:50 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
bool Thumb2ITBlockPass::InsertITInstructions(MachineBasicBlock &MBB) {
|
2009-07-10 09:54:42 +08:00
|
|
|
bool Modified = false;
|
|
|
|
|
2010-06-09 09:46:50 +08:00
|
|
|
SmallSet<unsigned, 4> Defs;
|
|
|
|
SmallSet<unsigned, 4> Uses;
|
2009-07-10 09:54:42 +08:00
|
|
|
MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
|
|
|
|
while (MBBI != E) {
|
|
|
|
MachineInstr *MI = &*MBBI;
|
2009-09-28 17:14:39 +08:00
|
|
|
DebugLoc dl = MI->getDebugLoc();
|
|
|
|
unsigned PredReg = 0;
|
2012-03-27 15:21:54 +08:00
|
|
|
ARMCC::CondCodes CC = getITInstrPredicate(MI, PredReg);
|
2009-07-10 09:54:42 +08:00
|
|
|
if (CC == ARMCC::AL) {
|
|
|
|
++MBBI;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2010-06-09 09:46:50 +08:00
|
|
|
Defs.clear();
|
|
|
|
Uses.clear();
|
2010-06-19 07:09:54 +08:00
|
|
|
TrackDefUses(MI, Defs, Uses, TRI);
|
2010-06-09 09:46:50 +08:00
|
|
|
|
2009-07-10 09:54:42 +08:00
|
|
|
// Insert an IT instruction.
|
|
|
|
MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT))
|
|
|
|
.addImm(CC);
|
2010-06-19 07:09:54 +08:00
|
|
|
|
|
|
|
// Add implicit use of ITSTATE to IT block instructions.
|
|
|
|
MI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
|
|
|
|
true/*isImp*/, false/*isKill*/));
|
|
|
|
|
|
|
|
MachineInstr *LastITMI = MI;
|
2014-11-01 07:19:46 +08:00
|
|
|
MachineBasicBlock::iterator InsertPos = MIB.getInstr();
|
2009-07-10 09:54:42 +08:00
|
|
|
++MBBI;
|
|
|
|
|
2010-06-19 07:09:54 +08:00
|
|
|
// Form IT block.
|
2009-07-10 09:54:42 +08:00
|
|
|
ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
|
2009-08-15 15:59:10 +08:00
|
|
|
unsigned Mask = 0, Pos = 3;
|
2013-09-09 22:21:49 +08:00
|
|
|
|
2013-11-14 02:29:49 +08:00
|
|
|
// v8 IT blocks are limited to one conditional op unless -arm-no-restrict-it
|
|
|
|
// is set: skip the loop
|
|
|
|
if (!restrictIT) {
|
2013-09-09 22:21:49 +08:00
|
|
|
// Branches, including tricky ones like LDM_RET, need to end an IT
|
|
|
|
// block so check the instruction we just put in the block.
|
|
|
|
for (; MBBI != E && Pos &&
|
|
|
|
(!MI->isBranch() && !MI->isReturn()) ; ++MBBI) {
|
|
|
|
if (MBBI->isDebugValue())
|
2010-06-19 07:09:54 +08:00
|
|
|
continue;
|
2013-09-09 22:21:49 +08:00
|
|
|
|
|
|
|
MachineInstr *NMI = &*MBBI;
|
|
|
|
MI = NMI;
|
|
|
|
|
|
|
|
unsigned NPredReg = 0;
|
|
|
|
ARMCC::CondCodes NCC = getITInstrPredicate(NMI, NPredReg);
|
|
|
|
if (NCC == CC || NCC == OCC) {
|
|
|
|
Mask |= (NCC & 1) << Pos;
|
|
|
|
// Add implicit use of ITSTATE.
|
|
|
|
NMI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
|
|
|
|
true/*isImp*/, false/*isKill*/));
|
|
|
|
LastITMI = NMI;
|
|
|
|
} else {
|
|
|
|
if (NCC == ARMCC::AL &&
|
|
|
|
MoveCopyOutOfITBlock(NMI, CC, OCC, Defs, Uses)) {
|
|
|
|
--MBBI;
|
|
|
|
MBB.remove(NMI);
|
|
|
|
MBB.insert(InsertPos, NMI);
|
[ARM] IT block insertion needs to update kill flags
When forming an IT block from the first MOV here:
%R2<def> = t2MOVr %R0, pred:1, pred:%CPSR, opt:%noreg
%R3<def> = tMOVr %R0<kill>, pred:14, pred:%noreg
the move in to R3 is moved out of the IT block so that later instructions on the same predicate can be inside this block, and we can share the IT instruction.
However, when moving the R3 copy out of the IT block, we need to clear its kill flags for anything in use at this point in time, ie, R0 here.
This appeases the machine verifier which thought that R0 wasn't defined when used.
I have a test case, but its extremely register allocator specific. It would be too fragile to commit a test which depends on the register allocator here.
llvm-svn: 236468
2015-05-05 06:44:47 +08:00
|
|
|
ClearKillFlags(MI, Uses);
|
2013-09-09 22:21:49 +08:00
|
|
|
++NumMovedInsts;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
break;
|
2010-06-09 09:46:50 +08:00
|
|
|
}
|
2013-09-09 22:21:49 +08:00
|
|
|
TrackDefUses(NMI, Defs, Uses, TRI);
|
|
|
|
--Pos;
|
2010-06-09 09:46:50 +08:00
|
|
|
}
|
2009-07-10 09:54:42 +08:00
|
|
|
}
|
2010-06-09 09:46:50 +08:00
|
|
|
|
2010-06-19 07:09:54 +08:00
|
|
|
// Finalize IT mask.
|
2009-08-15 15:59:10 +08:00
|
|
|
Mask |= (1 << Pos);
|
2010-03-18 07:14:23 +08:00
|
|
|
// Tag along (firstcond[0] << 4) with the mask.
|
|
|
|
Mask |= (CC & 1) << 4;
|
2009-07-10 09:54:42 +08:00
|
|
|
MIB.addImm(Mask);
|
2010-06-19 07:09:54 +08:00
|
|
|
|
|
|
|
// Last instruction in IT block kills ITSTATE.
|
|
|
|
LastITMI->findRegisterUseOperand(ARM::ITSTATE)->setIsKill();
|
|
|
|
|
2011-12-14 10:11:42 +08:00
|
|
|
// Finalize the bundle.
|
2016-02-23 05:30:15 +08:00
|
|
|
finalizeBundle(MBB, InsertPos.getInstrIterator(),
|
|
|
|
++LastITMI->getIterator());
|
2011-12-14 10:11:42 +08:00
|
|
|
|
2009-07-10 09:54:42 +08:00
|
|
|
Modified = true;
|
|
|
|
++NumITs;
|
|
|
|
}
|
|
|
|
|
|
|
|
return Modified;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) {
|
2015-01-29 08:19:33 +08:00
|
|
|
const ARMSubtarget &STI =
|
|
|
|
static_cast<const ARMSubtarget &>(Fn.getSubtarget());
|
2015-03-05 08:23:40 +08:00
|
|
|
if (!STI.isThumb2())
|
|
|
|
return false;
|
2009-07-10 09:54:42 +08:00
|
|
|
AFI = Fn.getInfo<ARMFunctionInfo>();
|
2015-01-29 08:19:33 +08:00
|
|
|
TII = static_cast<const Thumb2InstrInfo *>(STI.getInstrInfo());
|
|
|
|
TRI = STI.getRegisterInfo();
|
|
|
|
restrictIT = STI.restrictIT();
|
2009-07-10 09:54:42 +08:00
|
|
|
|
|
|
|
if (!AFI->isThumbFunction())
|
|
|
|
return false;
|
|
|
|
|
|
|
|
bool Modified = false;
|
2010-06-09 09:46:50 +08:00
|
|
|
for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; ) {
|
2009-07-10 09:54:42 +08:00
|
|
|
MachineBasicBlock &MBB = *MFI;
|
2010-06-09 09:46:50 +08:00
|
|
|
++MFI;
|
2010-07-03 05:07:09 +08:00
|
|
|
Modified |= InsertITInstructions(MBB);
|
2009-07-10 09:54:42 +08:00
|
|
|
}
|
|
|
|
|
2010-07-03 05:07:09 +08:00
|
|
|
if (Modified)
|
2010-06-19 07:09:54 +08:00
|
|
|
AFI->setHasITBlocks(true);
|
|
|
|
|
2009-07-10 09:54:42 +08:00
|
|
|
return Modified;
|
|
|
|
}
|
|
|
|
|
2009-08-08 10:54:37 +08:00
|
|
|
/// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks
|
2009-07-10 09:54:42 +08:00
|
|
|
/// insertion pass.
|
2010-07-03 05:07:09 +08:00
|
|
|
FunctionPass *llvm::createThumb2ITBlockPass() {
|
|
|
|
return new Thumb2ITBlockPass();
|
2009-07-10 09:54:42 +08:00
|
|
|
}
|