2018-07-05 02:54:25 +08:00
|
|
|
; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
|
2017-07-26 01:54:51 +08:00
|
|
|
; RUN: llc -verify-machineinstrs -mtriple=powerpc64-unknown-linux-gnu -O2 \
|
2017-11-30 21:39:10 +08:00
|
|
|
; RUN: -ppc-gpr-icmps=all -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s \
|
2017-07-26 01:54:51 +08:00
|
|
|
; RUN: --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl
|
|
|
|
; RUN: llc -verify-machineinstrs -mtriple=powerpc64le-unknown-linux-gnu -O2 \
|
2017-11-30 21:39:10 +08:00
|
|
|
; RUN: -ppc-gpr-icmps=all -ppc-asm-full-reg-names -mcpu=pwr8 < %s | FileCheck %s \
|
2017-07-26 01:54:51 +08:00
|
|
|
; RUN: --implicit-check-not cmpw --implicit-check-not cmpd --implicit-check-not cmpl
|
|
|
|
|
|
|
|
@glob = common local_unnamed_addr global i64 0, align 8
|
|
|
|
|
|
|
|
define signext i32 @test_inesll(i64 %a, i64 %b) {
|
|
|
|
; CHECK-LABEL: test_inesll:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: xor r3, r3, r4
|
|
|
|
; CHECK-NEXT: addic r4, r3, -1
|
|
|
|
; CHECK-NEXT: subfe r3, r4, r3
|
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, %b
|
|
|
|
%conv = zext i1 %cmp to i32
|
|
|
|
ret i32 %conv
|
|
|
|
}
|
|
|
|
|
|
|
|
define signext i32 @test_inesll_sext(i64 %a, i64 %b) {
|
|
|
|
; CHECK-LABEL: test_inesll_sext:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: xor r3, r3, r4
|
|
|
|
; CHECK-NEXT: subfic r3, r3, 0
|
|
|
|
; CHECK-NEXT: subfe r3, r3, r3
|
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, %b
|
|
|
|
%sub = sext i1 %cmp to i32
|
|
|
|
ret i32 %sub
|
|
|
|
}
|
|
|
|
|
|
|
|
define signext i32 @test_inesll_z(i64 %a) {
|
|
|
|
; CHECK-LABEL: test_inesll_z:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: addic r4, r3, -1
|
|
|
|
; CHECK-NEXT: subfe r3, r4, r3
|
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, 0
|
|
|
|
%conv = zext i1 %cmp to i32
|
|
|
|
ret i32 %conv
|
|
|
|
}
|
|
|
|
|
|
|
|
define signext i32 @test_inesll_sext_z(i64 %a) {
|
|
|
|
; CHECK-LABEL: test_inesll_sext_z:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: subfic r3, r3, 0
|
|
|
|
; CHECK-NEXT: subfe r3, r3, r3
|
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, 0
|
|
|
|
%sub = sext i1 %cmp to i32
|
|
|
|
ret i32 %sub
|
|
|
|
}
|
|
|
|
|
|
|
|
define void @test_inesll_store(i64 %a, i64 %b) {
|
|
|
|
; CHECK-LABEL: test_inesll_store:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: addis r5, r2, .LC0@toc@ha
|
|
|
|
; CHECK-NEXT: xor r3, r3, r4
|
2018-07-05 02:54:25 +08:00
|
|
|
; CHECK-NEXT: ld r4, .LC0@toc@l(r5)
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: addic r5, r3, -1
|
|
|
|
; CHECK-NEXT: subfe r3, r5, r3
|
2018-07-05 02:54:25 +08:00
|
|
|
; CHECK-NEXT: std r3, 0(r4)
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, %b
|
|
|
|
%conv1 = zext i1 %cmp to i64
|
|
|
|
store i64 %conv1, i64* @glob, align 8
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
define void @test_inesll_sext_store(i64 %a, i64 %b) {
|
|
|
|
; CHECK-LABEL: test_inesll_sext_store:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: addis r5, r2, .LC0@toc@ha
|
|
|
|
; CHECK-NEXT: xor r3, r3, r4
|
2018-07-05 02:54:25 +08:00
|
|
|
; CHECK-NEXT: ld r4, .LC0@toc@l(r5)
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: subfic r3, r3, 0
|
|
|
|
; CHECK-NEXT: subfe r3, r3, r3
|
2018-07-05 02:54:25 +08:00
|
|
|
; CHECK-NEXT: std r3, 0(r4)
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, %b
|
|
|
|
%conv1 = sext i1 %cmp to i64
|
|
|
|
store i64 %conv1, i64* @glob, align 8
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
define void @test_inesll_z_store(i64 %a) {
|
|
|
|
; CHECK-LABEL: test_inesll_z_store:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: addis r4, r2, .LC0@toc@ha
|
|
|
|
; CHECK-NEXT: addic r5, r3, -1
|
|
|
|
; CHECK-NEXT: ld r4, .LC0@toc@l(r4)
|
|
|
|
; CHECK-NEXT: subfe r3, r5, r3
|
|
|
|
; CHECK-NEXT: std r3, 0(r4)
|
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, 0
|
|
|
|
%conv1 = zext i1 %cmp to i64
|
|
|
|
store i64 %conv1, i64* @glob, align 8
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
define void @test_inesll_sext_z_store(i64 %a) {
|
|
|
|
; CHECK-LABEL: test_inesll_sext_z_store:
|
2017-12-05 01:18:51 +08:00
|
|
|
; CHECK: # %bb.0: # %entry
|
2017-07-26 01:54:51 +08:00
|
|
|
; CHECK-NEXT: addis r4, r2, .LC0@toc@ha
|
|
|
|
; CHECK-NEXT: subfic r3, r3, 0
|
|
|
|
; CHECK-NEXT: ld r4, .LC0@toc@l(r4)
|
|
|
|
; CHECK-NEXT: subfe r3, r3, r3
|
|
|
|
; CHECK-NEXT: std r3, 0(r4)
|
|
|
|
; CHECK-NEXT: blr
|
|
|
|
entry:
|
|
|
|
%cmp = icmp ne i64 %a, 0
|
|
|
|
%conv1 = sext i1 %cmp to i64
|
|
|
|
store i64 %conv1, i64* @glob, align 8
|
|
|
|
ret void
|
|
|
|
}
|