2012-02-18 20:03:15 +08:00
|
|
|
//===-- HexagonExpandPredSpillCode.cpp - Expand Predicate Spill Code ------===//
|
2011-12-13 05:14:40 +08:00
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
2012-02-18 20:03:15 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
2011-12-13 05:14:40 +08:00
|
|
|
// The Hexagon processor has no instructions that load or store predicate
|
2012-05-04 05:52:53 +08:00
|
|
|
// registers directly. So, when these registers must be spilled a general
|
|
|
|
// purpose register must be found and the value copied to/from it from/to
|
|
|
|
// the predicate register. This code currently does not use the register
|
2011-12-13 05:14:40 +08:00
|
|
|
// scavenger mechanism available in the allocator. There are two registers
|
|
|
|
// reserved to allow spilling/restoring predicate registers. One is used to
|
|
|
|
// hold the predicate value. The other is used when stack frame offsets are
|
|
|
|
// too large.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "Hexagon.h"
|
2012-02-06 18:19:29 +08:00
|
|
|
#include "HexagonMachineFunctionInfo.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "HexagonSubtarget.h"
|
|
|
|
#include "HexagonTargetMachine.h"
|
2012-02-06 18:19:29 +08:00
|
|
|
#include "llvm/ADT/Statistic.h"
|
2011-12-13 05:14:40 +08:00
|
|
|
#include "llvm/CodeGen/LatencyPriorityQueue.h"
|
|
|
|
#include "llvm/CodeGen/MachineDominators.h"
|
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
2012-02-06 18:19:29 +08:00
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2011-12-13 05:14:40 +08:00
|
|
|
#include "llvm/CodeGen/MachineLoopInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2012-02-06 18:19:29 +08:00
|
|
|
#include "llvm/CodeGen/Passes.h"
|
2011-12-13 05:14:40 +08:00
|
|
|
#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
|
2012-02-06 18:19:29 +08:00
|
|
|
#include "llvm/CodeGen/SchedulerRegistry.h"
|
2011-12-13 05:14:40 +08:00
|
|
|
#include "llvm/Support/Compiler.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/MathExtras.h"
|
2012-12-04 00:50:05 +08:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
2011-12-13 05:14:40 +08:00
|
|
|
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
|
2013-05-07 05:58:00 +08:00
|
|
|
namespace llvm {
|
|
|
|
void initializeHexagonExpandPredSpillCodePass(PassRegistry&);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-12-13 05:14:40 +08:00
|
|
|
namespace {
|
|
|
|
|
|
|
|
class HexagonExpandPredSpillCode : public MachineFunctionPass {
|
2013-05-07 02:38:37 +08:00
|
|
|
const HexagonTargetMachine& QTM;
|
2011-12-13 05:14:40 +08:00
|
|
|
const HexagonSubtarget &QST;
|
|
|
|
|
|
|
|
public:
|
|
|
|
static char ID;
|
2013-05-07 02:38:37 +08:00
|
|
|
HexagonExpandPredSpillCode(const HexagonTargetMachine& TM) :
|
2013-05-07 05:58:00 +08:00
|
|
|
MachineFunctionPass(ID), QTM(TM), QST(*TM.getSubtargetImpl()) {
|
|
|
|
PassRegistry &Registry = *PassRegistry::getPassRegistry();
|
|
|
|
initializeHexagonExpandPredSpillCodePass(Registry);
|
|
|
|
}
|
2011-12-13 05:14:40 +08:00
|
|
|
|
2014-04-29 15:58:16 +08:00
|
|
|
const char *getPassName() const override {
|
2011-12-13 05:14:40 +08:00
|
|
|
return "Hexagon Expand Predicate Spill Code";
|
|
|
|
}
|
2014-04-29 15:58:16 +08:00
|
|
|
bool runOnMachineFunction(MachineFunction &Fn) override;
|
2011-12-13 05:14:40 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
|
|
|
|
char HexagonExpandPredSpillCode::ID = 0;
|
|
|
|
|
|
|
|
|
|
|
|
bool HexagonExpandPredSpillCode::runOnMachineFunction(MachineFunction &Fn) {
|
|
|
|
|
|
|
|
const HexagonInstrInfo *TII = QTM.getInstrInfo();
|
|
|
|
|
|
|
|
// Loop over all of the basic blocks.
|
|
|
|
for (MachineFunction::iterator MBBb = Fn.begin(), MBBe = Fn.end();
|
|
|
|
MBBb != MBBe; ++MBBb) {
|
|
|
|
MachineBasicBlock* MBB = MBBb;
|
|
|
|
// Traverse the basic block.
|
|
|
|
for (MachineBasicBlock::iterator MII = MBB->begin(); MII != MBB->end();
|
|
|
|
++MII) {
|
|
|
|
MachineInstr *MI = MII;
|
|
|
|
int Opc = MI->getOpcode();
|
|
|
|
if (Opc == Hexagon::STriw_pred) {
|
|
|
|
// STriw_pred [R30], ofst, SrcReg;
|
|
|
|
unsigned FP = MI->getOperand(0).getReg();
|
2011-12-27 19:41:05 +08:00
|
|
|
assert(FP == QTM.getRegisterInfo()->getFrameRegister() &&
|
2011-12-13 05:14:40 +08:00
|
|
|
"Not a Frame Pointer, Nor a Spill Slot");
|
|
|
|
assert(MI->getOperand(1).isImm() && "Not an offset");
|
|
|
|
int Offset = MI->getOperand(1).getImm();
|
|
|
|
int SrcReg = MI->getOperand(2).getReg();
|
|
|
|
assert(Hexagon::PredRegsRegClass.contains(SrcReg) &&
|
|
|
|
"Not a predicate register");
|
2012-05-04 05:52:53 +08:00
|
|
|
if (!TII->isValidOffset(Hexagon::STriw_indexed, Offset)) {
|
2011-12-13 05:14:40 +08:00
|
|
|
if (!TII->isValidOffset(Hexagon::ADD_ri, Offset)) {
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(),
|
|
|
|
TII->get(Hexagon::CONST32_Int_Real),
|
|
|
|
HEXAGON_RESERVED_REG_1).addImm(Offset);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::ADD_rr),
|
|
|
|
HEXAGON_RESERVED_REG_1)
|
|
|
|
.addReg(FP).addReg(HEXAGON_RESERVED_REG_1);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::TFR_RsPd),
|
|
|
|
HEXAGON_RESERVED_REG_2).addReg(SrcReg);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(),
|
2012-05-04 05:52:53 +08:00
|
|
|
TII->get(Hexagon::STriw_indexed))
|
2011-12-13 05:14:40 +08:00
|
|
|
.addReg(HEXAGON_RESERVED_REG_1)
|
|
|
|
.addImm(0).addReg(HEXAGON_RESERVED_REG_2);
|
|
|
|
} else {
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::ADD_ri),
|
|
|
|
HEXAGON_RESERVED_REG_1).addReg(FP).addImm(Offset);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::TFR_RsPd),
|
|
|
|
HEXAGON_RESERVED_REG_2).addReg(SrcReg);
|
2012-05-04 05:52:53 +08:00
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(),
|
|
|
|
TII->get(Hexagon::STriw_indexed))
|
2011-12-13 05:14:40 +08:00
|
|
|
.addReg(HEXAGON_RESERVED_REG_1)
|
|
|
|
.addImm(0)
|
|
|
|
.addReg(HEXAGON_RESERVED_REG_2);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::TFR_RsPd),
|
|
|
|
HEXAGON_RESERVED_REG_2).addReg(SrcReg);
|
2012-05-04 05:52:53 +08:00
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(),
|
|
|
|
TII->get(Hexagon::STriw_indexed)).
|
2011-12-13 05:14:40 +08:00
|
|
|
addReg(FP).addImm(Offset).addReg(HEXAGON_RESERVED_REG_2);
|
|
|
|
}
|
|
|
|
MII = MBB->erase(MI);
|
|
|
|
--MII;
|
|
|
|
} else if (Opc == Hexagon::LDriw_pred) {
|
|
|
|
// DstReg = LDriw_pred [R30], ofst.
|
|
|
|
int DstReg = MI->getOperand(0).getReg();
|
|
|
|
assert(Hexagon::PredRegsRegClass.contains(DstReg) &&
|
|
|
|
"Not a predicate register");
|
|
|
|
unsigned FP = MI->getOperand(1).getReg();
|
2011-12-27 19:41:05 +08:00
|
|
|
assert(FP == QTM.getRegisterInfo()->getFrameRegister() &&
|
2011-12-13 05:14:40 +08:00
|
|
|
"Not a Frame Pointer, Nor a Spill Slot");
|
|
|
|
assert(MI->getOperand(2).isImm() && "Not an offset");
|
|
|
|
int Offset = MI->getOperand(2).getImm();
|
|
|
|
if (!TII->isValidOffset(Hexagon::LDriw, Offset)) {
|
|
|
|
if (!TII->isValidOffset(Hexagon::ADD_ri, Offset)) {
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(),
|
|
|
|
TII->get(Hexagon::CONST32_Int_Real),
|
|
|
|
HEXAGON_RESERVED_REG_1).addImm(Offset);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::ADD_rr),
|
|
|
|
HEXAGON_RESERVED_REG_1)
|
|
|
|
.addReg(FP)
|
|
|
|
.addReg(HEXAGON_RESERVED_REG_1);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::LDriw),
|
|
|
|
HEXAGON_RESERVED_REG_2)
|
|
|
|
.addReg(HEXAGON_RESERVED_REG_1)
|
|
|
|
.addImm(0);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::TFR_PdRs),
|
|
|
|
DstReg).addReg(HEXAGON_RESERVED_REG_2);
|
|
|
|
} else {
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::ADD_ri),
|
|
|
|
HEXAGON_RESERVED_REG_1).addReg(FP).addImm(Offset);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::LDriw),
|
|
|
|
HEXAGON_RESERVED_REG_2)
|
|
|
|
.addReg(HEXAGON_RESERVED_REG_1)
|
|
|
|
.addImm(0);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::TFR_PdRs),
|
|
|
|
DstReg).addReg(HEXAGON_RESERVED_REG_2);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::LDriw),
|
|
|
|
HEXAGON_RESERVED_REG_2).addReg(FP).addImm(Offset);
|
|
|
|
BuildMI(*MBB, MII, MI->getDebugLoc(), TII->get(Hexagon::TFR_PdRs),
|
|
|
|
DstReg).addReg(HEXAGON_RESERVED_REG_2);
|
|
|
|
}
|
|
|
|
MII = MBB->erase(MI);
|
|
|
|
--MII;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Public Constructor Functions
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2013-05-07 05:58:00 +08:00
|
|
|
static void initializePassOnce(PassRegistry &Registry) {
|
|
|
|
const char *Name = "Hexagon Expand Predicate Spill Code";
|
|
|
|
PassInfo *PI = new PassInfo(Name, "hexagon-spill-pred",
|
|
|
|
&HexagonExpandPredSpillCode::ID,
|
2014-04-25 13:30:21 +08:00
|
|
|
nullptr, false, false);
|
2013-05-07 05:58:00 +08:00
|
|
|
Registry.registerPass(*PI, true);
|
|
|
|
}
|
|
|
|
|
|
|
|
void llvm::initializeHexagonExpandPredSpillCodePass(PassRegistry &Registry) {
|
|
|
|
CALL_ONCE_INITIALIZATION(initializePassOnce)
|
|
|
|
}
|
|
|
|
|
2013-05-07 02:38:37 +08:00
|
|
|
FunctionPass*
|
|
|
|
llvm::createHexagonExpandPredSpillCode(const HexagonTargetMachine &TM) {
|
2011-12-13 05:14:40 +08:00
|
|
|
return new HexagonExpandPredSpillCode(TM);
|
|
|
|
}
|