2015-11-26 00:55:01 +08:00
|
|
|
//===-- WebAssemblyStoreResults.cpp - Optimize using store result values --===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
///
|
|
|
|
/// \file
|
|
|
|
/// \brief This file implements an optimization pass using store result values.
|
|
|
|
///
|
2015-12-04 07:07:03 +08:00
|
|
|
/// WebAssembly's store instructions return the stored value. This is to enable
|
|
|
|
/// an optimization wherein uses of the stored value can be replaced by uses of
|
|
|
|
/// the store's result value, making the stored value register more likely to
|
|
|
|
/// be single-use, thus more likely to be useful to register stackifying, and
|
|
|
|
/// potentially also exposing the store to register stackifying. These both can
|
|
|
|
/// reduce get_local/set_local traffic.
|
2015-11-26 00:55:01 +08:00
|
|
|
///
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#include "WebAssembly.h"
|
|
|
|
#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
|
|
|
|
#include "WebAssemblyMachineFunctionInfo.h"
|
|
|
|
#include "WebAssemblySubtarget.h"
|
|
|
|
#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineDominators.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/CodeGen/Passes.h"
|
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
|
|
|
using namespace llvm;
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "wasm-store-results"
|
|
|
|
|
|
|
|
namespace {
|
|
|
|
class WebAssemblyStoreResults final : public MachineFunctionPass {
|
|
|
|
public:
|
|
|
|
static char ID; // Pass identification, replacement for typeid
|
|
|
|
WebAssemblyStoreResults() : MachineFunctionPass(ID) {}
|
|
|
|
|
|
|
|
const char *getPassName() const override {
|
|
|
|
return "WebAssembly Store Results";
|
|
|
|
}
|
|
|
|
|
|
|
|
void getAnalysisUsage(AnalysisUsage &AU) const override {
|
|
|
|
AU.setPreservesCFG();
|
|
|
|
AU.addRequired<MachineBlockFrequencyInfo>();
|
|
|
|
AU.addPreserved<MachineBlockFrequencyInfo>();
|
|
|
|
AU.addRequired<MachineDominatorTree>();
|
|
|
|
AU.addPreserved<MachineDominatorTree>();
|
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
|
|
}
|
|
|
|
|
|
|
|
bool runOnMachineFunction(MachineFunction &MF) override;
|
|
|
|
|
|
|
|
private:
|
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
char WebAssemblyStoreResults::ID = 0;
|
|
|
|
FunctionPass *llvm::createWebAssemblyStoreResults() {
|
|
|
|
return new WebAssemblyStoreResults();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool WebAssemblyStoreResults::runOnMachineFunction(MachineFunction &MF) {
|
|
|
|
DEBUG({
|
|
|
|
dbgs() << "********** Store Results **********\n"
|
|
|
|
<< "********** Function: " << MF.getName() << '\n';
|
|
|
|
});
|
|
|
|
|
|
|
|
const MachineRegisterInfo &MRI = MF.getRegInfo();
|
|
|
|
MachineDominatorTree &MDT = getAnalysis<MachineDominatorTree>();
|
|
|
|
|
2015-12-03 08:50:30 +08:00
|
|
|
for (auto &MBB : MF) {
|
|
|
|
DEBUG(dbgs() << "Basic Block: " << MBB.getName() << '\n');
|
2015-11-26 00:55:01 +08:00
|
|
|
for (auto &MI : MBB)
|
|
|
|
switch (MI.getOpcode()) {
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
case WebAssembly::STORE8_I32:
|
|
|
|
case WebAssembly::STORE16_I32:
|
|
|
|
case WebAssembly::STORE8_I64:
|
|
|
|
case WebAssembly::STORE16_I64:
|
|
|
|
case WebAssembly::STORE32_I64:
|
|
|
|
case WebAssembly::STORE_F32:
|
|
|
|
case WebAssembly::STORE_F64:
|
|
|
|
case WebAssembly::STORE_I32:
|
|
|
|
case WebAssembly::STORE_I64:
|
|
|
|
unsigned ToReg = MI.getOperand(0).getReg();
|
2015-12-05 08:26:39 +08:00
|
|
|
unsigned FromReg = MI.getOperand(3).getReg();
|
2015-11-26 00:55:01 +08:00
|
|
|
for (auto I = MRI.use_begin(FromReg), E = MRI.use_end(); I != E;) {
|
|
|
|
MachineOperand &O = *I++;
|
|
|
|
MachineInstr *Where = O.getParent();
|
2015-12-04 07:07:03 +08:00
|
|
|
if (Where->getOpcode() == TargetOpcode::PHI) {
|
|
|
|
// PHIs use their operands on their incoming CFG edges rather than
|
|
|
|
// in their parent blocks. Get the basic block paired with this use
|
|
|
|
// of FromReg and check that MI's block dominates it.
|
|
|
|
MachineBasicBlock *Pred =
|
|
|
|
Where->getOperand(&O - &Where->getOperand(0) + 1).getMBB();
|
|
|
|
if (!MDT.dominates(&MBB, Pred))
|
|
|
|
continue;
|
|
|
|
} else {
|
|
|
|
// For a non-PHI, check that MI dominates the instruction in the
|
|
|
|
// normal way.
|
|
|
|
if (&MI == Where || !MDT.dominates(&MI, Where))
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << "Setting operand " << O << " in " << *Where
|
|
|
|
<< " from " << MI << "\n");
|
2015-11-26 00:55:01 +08:00
|
|
|
O.setReg(ToReg);
|
|
|
|
}
|
|
|
|
}
|
2015-12-03 08:50:30 +08:00
|
|
|
}
|
2015-11-26 00:55:01 +08:00
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|