2005-01-07 15:47:53 +08:00
|
|
|
//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
|
2005-04-22 06:36:52 +08:00
|
|
|
//
|
2005-01-07 15:47:53 +08:00
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-30 04:36:04 +08:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2005-04-22 06:36:52 +08:00
|
|
|
//
|
2005-01-07 15:47:53 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This implements the SelectionDAGISel class.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "isel"
|
2009-02-07 01:22:58 +08:00
|
|
|
#include "ScheduleDAGSDNodes.h"
|
2009-11-24 02:04:58 +08:00
|
|
|
#include "SelectionDAGBuilder.h"
|
2009-11-24 01:16:22 +08:00
|
|
|
#include "FunctionLoweringInfo.h"
|
2009-02-07 01:22:58 +08:00
|
|
|
#include "llvm/CodeGen/SelectionDAGISel.h"
|
2006-10-17 04:52:31 +08:00
|
|
|
#include "llvm/Analysis/AliasAnalysis.h"
|
2009-09-17 05:09:07 +08:00
|
|
|
#include "llvm/Analysis/DebugInfo.h"
|
2007-04-05 05:14:49 +08:00
|
|
|
#include "llvm/Constants.h"
|
2005-05-14 02:50:42 +08:00
|
|
|
#include "llvm/CallingConv.h"
|
2005-01-07 15:47:53 +08:00
|
|
|
#include "llvm/DerivedTypes.h"
|
|
|
|
#include "llvm/Function.h"
|
2005-11-29 14:21:05 +08:00
|
|
|
#include "llvm/GlobalVariable.h"
|
2006-01-27 06:24:51 +08:00
|
|
|
#include "llvm/InlineAsm.h"
|
2005-01-07 15:47:53 +08:00
|
|
|
#include "llvm/Instructions.h"
|
|
|
|
#include "llvm/Intrinsics.h"
|
2006-03-24 02:06:46 +08:00
|
|
|
#include "llvm/IntrinsicInst.h"
|
2009-10-28 01:02:08 +08:00
|
|
|
#include "llvm/LLVMContext.h"
|
2008-08-20 06:33:34 +08:00
|
|
|
#include "llvm/CodeGen/FastISel.h"
|
2008-08-17 20:56:54 +08:00
|
|
|
#include "llvm/CodeGen/GCStrategy.h"
|
2008-08-18 02:44:35 +08:00
|
|
|
#include "llvm/CodeGen/GCMetadata.h"
|
2005-01-07 15:47:53 +08:00
|
|
|
#include "llvm/CodeGen/MachineFunction.h"
|
2009-08-01 02:16:33 +08:00
|
|
|
#include "llvm/CodeGen/MachineFunctionAnalysis.h"
|
2005-01-07 15:47:53 +08:00
|
|
|
#include "llvm/CodeGen/MachineFrameInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineInstrBuilder.h"
|
2007-12-31 12:13:23 +08:00
|
|
|
#include "llvm/CodeGen/MachineJumpTableInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineModuleInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
2009-01-16 06:18:12 +08:00
|
|
|
#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
|
2006-08-02 20:30:23 +08:00
|
|
|
#include "llvm/CodeGen/SchedulerRegistry.h"
|
2005-01-07 15:47:53 +08:00
|
|
|
#include "llvm/CodeGen/SelectionDAG.h"
|
2009-01-10 03:11:50 +08:00
|
|
|
#include "llvm/CodeGen/DwarfWriter.h"
|
2008-02-11 02:45:23 +08:00
|
|
|
#include "llvm/Target/TargetRegisterInfo.h"
|
2005-01-07 15:47:53 +08:00
|
|
|
#include "llvm/Target/TargetData.h"
|
|
|
|
#include "llvm/Target/TargetFrameInfo.h"
|
2009-10-30 06:30:23 +08:00
|
|
|
#include "llvm/Target/TargetIntrinsicInfo.h"
|
2005-01-07 15:47:53 +08:00
|
|
|
#include "llvm/Target/TargetInstrInfo.h"
|
|
|
|
#include "llvm/Target/TargetLowering.h"
|
|
|
|
#include "llvm/Target/TargetMachine.h"
|
2006-05-23 21:43:15 +08:00
|
|
|
#include "llvm/Target/TargetOptions.h"
|
2006-08-27 20:54:02 +08:00
|
|
|
#include "llvm/Support/Compiler.h"
|
2008-07-01 04:45:06 +08:00
|
|
|
#include "llvm/Support/Debug.h"
|
2009-07-11 21:10:19 +08:00
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
2008-07-01 04:45:06 +08:00
|
|
|
#include "llvm/Support/MathExtras.h"
|
|
|
|
#include "llvm/Support/Timer.h"
|
2009-07-25 08:23:56 +08:00
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2006-02-24 10:52:40 +08:00
|
|
|
#include <algorithm>
|
2005-01-07 15:47:53 +08:00
|
|
|
using namespace llvm;
|
|
|
|
|
2008-08-20 06:33:34 +08:00
|
|
|
static cl::opt<bool>
|
2008-09-10 06:06:46 +08:00
|
|
|
EnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
|
2008-10-21 05:30:12 +08:00
|
|
|
cl::desc("Enable verbose messages in the \"fast\" "
|
2008-09-10 06:06:46 +08:00
|
|
|
"instruction selector"));
|
|
|
|
static cl::opt<bool>
|
2008-09-10 07:05:00 +08:00
|
|
|
EnableFastISelAbort("fast-isel-abort", cl::Hidden,
|
|
|
|
cl::desc("Enable abort calls when \"fast\" instruction fails"));
|
2008-09-06 06:59:21 +08:00
|
|
|
static cl::opt<bool>
|
2009-11-09 14:49:37 +08:00
|
|
|
SchedLiveInCopies("schedule-livein-copies", cl::Hidden,
|
2008-09-06 06:59:21 +08:00
|
|
|
cl::desc("Schedule copies of livein registers"),
|
|
|
|
cl::init(false));
|
2008-06-17 14:09:18 +08:00
|
|
|
|
2005-09-02 02:44:10 +08:00
|
|
|
#ifndef NDEBUG
|
2005-01-12 11:41:21 +08:00
|
|
|
static cl::opt<bool>
|
2008-07-22 04:00:07 +08:00
|
|
|
ViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
|
|
|
|
cl::desc("Pop up a window to show dags before the first "
|
|
|
|
"dag combine pass"));
|
|
|
|
static cl::opt<bool>
|
|
|
|
ViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
|
|
|
|
cl::desc("Pop up a window to show dags before legalize types"));
|
|
|
|
static cl::opt<bool>
|
|
|
|
ViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
|
|
|
|
cl::desc("Pop up a window to show dags before legalize"));
|
|
|
|
static cl::opt<bool>
|
|
|
|
ViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
|
|
|
|
cl::desc("Pop up a window to show dags before the second "
|
|
|
|
"dag combine pass"));
|
|
|
|
static cl::opt<bool>
|
2008-11-24 22:53:14 +08:00
|
|
|
ViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
|
|
|
|
cl::desc("Pop up a window to show dags before the post legalize types"
|
|
|
|
" dag combine pass"));
|
|
|
|
static cl::opt<bool>
|
2006-01-21 10:32:06 +08:00
|
|
|
ViewISelDAGs("view-isel-dags", cl::Hidden,
|
|
|
|
cl::desc("Pop up a window to show isel dags as they are selected"));
|
|
|
|
static cl::opt<bool>
|
|
|
|
ViewSchedDAGs("view-sched-dags", cl::Hidden,
|
|
|
|
cl::desc("Pop up a window to show sched dags as they are processed"));
|
2007-08-29 04:32:58 +08:00
|
|
|
static cl::opt<bool>
|
|
|
|
ViewSUnitDAGs("view-sunit-dags", cl::Hidden,
|
2008-01-26 01:24:52 +08:00
|
|
|
cl::desc("Pop up a window to show SUnit dags after they are processed"));
|
2005-01-12 11:41:21 +08:00
|
|
|
#else
|
2008-07-22 04:00:07 +08:00
|
|
|
static const bool ViewDAGCombine1 = false,
|
|
|
|
ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
|
|
|
|
ViewDAGCombine2 = false,
|
2008-11-24 22:53:14 +08:00
|
|
|
ViewDAGCombineLT = false,
|
2008-07-22 04:00:07 +08:00
|
|
|
ViewISelDAGs = false, ViewSchedDAGs = false,
|
|
|
|
ViewSUnitDAGs = false;
|
2005-01-12 11:41:21 +08:00
|
|
|
#endif
|
|
|
|
|
2006-08-02 20:30:23 +08:00
|
|
|
//===---------------------------------------------------------------------===//
|
|
|
|
///
|
|
|
|
/// RegisterScheduler class - Track the registration of instruction schedulers.
|
|
|
|
///
|
|
|
|
//===---------------------------------------------------------------------===//
|
|
|
|
MachinePassRegistry RegisterScheduler::Registry;
|
|
|
|
|
|
|
|
//===---------------------------------------------------------------------===//
|
|
|
|
///
|
|
|
|
/// ISHeuristic command line option for instruction schedulers.
|
|
|
|
///
|
|
|
|
//===---------------------------------------------------------------------===//
|
2008-05-13 08:00:25 +08:00
|
|
|
static cl::opt<RegisterScheduler::FunctionPassCtor, false,
|
|
|
|
RegisterPassParser<RegisterScheduler> >
|
|
|
|
ISHeuristic("pre-RA-sched",
|
|
|
|
cl::init(&createDefaultScheduler),
|
|
|
|
cl::desc("Instruction schedulers available (before register"
|
|
|
|
" allocation):"));
|
2006-08-01 22:21:23 +08:00
|
|
|
|
2008-05-13 08:00:25 +08:00
|
|
|
static RegisterScheduler
|
2008-10-15 04:25:08 +08:00
|
|
|
defaultListDAGScheduler("default", "Best scheduler for the target",
|
2008-05-13 08:00:25 +08:00
|
|
|
createDefaultScheduler);
|
2006-01-23 15:01:07 +08:00
|
|
|
|
2008-09-04 00:12:24 +08:00
|
|
|
namespace llvm {
|
|
|
|
//===--------------------------------------------------------------------===//
|
|
|
|
/// createDefaultScheduler - This creates an instruction scheduler appropriate
|
|
|
|
/// for the target.
|
2009-02-11 12:27:20 +08:00
|
|
|
ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
|
2009-04-30 07:29:43 +08:00
|
|
|
CodeGenOpt::Level OptLevel) {
|
2009-01-16 00:58:17 +08:00
|
|
|
const TargetLowering &TLI = IS->getTargetLowering();
|
|
|
|
|
2009-04-30 07:29:43 +08:00
|
|
|
if (OptLevel == CodeGenOpt::None)
|
2009-04-29 08:15:41 +08:00
|
|
|
return createFastDAGScheduler(IS, OptLevel);
|
2008-11-20 11:11:19 +08:00
|
|
|
if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
|
2009-04-29 08:15:41 +08:00
|
|
|
return createTDListDAGScheduler(IS, OptLevel);
|
2008-11-20 11:11:19 +08:00
|
|
|
assert(TLI.getSchedulingPreference() ==
|
2010-01-23 18:26:57 +08:00
|
|
|
TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
|
2009-04-29 08:15:41 +08:00
|
|
|
return createBURRListDAGScheduler(IS, OptLevel);
|
2007-04-12 14:00:20 +08:00
|
|
|
}
|
2005-01-07 15:47:53 +08:00
|
|
|
}
|
|
|
|
|
2008-01-31 02:18:23 +08:00
|
|
|
// EmitInstrWithCustomInserter - This method should be implemented by targets
|
2009-10-30 02:10:34 +08:00
|
|
|
// that mark instructions with the 'usesCustomInserter' flag. These
|
2005-08-27 04:54:47 +08:00
|
|
|
// instructions are special in various ways, which require special support to
|
|
|
|
// insert. The specified MachineInstr is created but not inserted into any
|
2009-10-30 02:10:34 +08:00
|
|
|
// basic blocks, and this method is called to expand it into a sequence of
|
|
|
|
// instructions, potentially also creating new basic blocks and control flow.
|
|
|
|
// When new basic blocks are inserted and the edges from MBB to its successors
|
|
|
|
// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
|
|
|
|
// DenseMap.
|
2008-01-31 02:18:23 +08:00
|
|
|
MachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
|
2009-09-19 05:02:19 +08:00
|
|
|
MachineBasicBlock *MBB,
|
|
|
|
DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
|
2009-07-13 04:07:01 +08:00
|
|
|
#ifndef NDEBUG
|
2010-01-05 09:26:11 +08:00
|
|
|
dbgs() << "If a target marks an instruction with "
|
2009-10-30 02:10:34 +08:00
|
|
|
"'usesCustomInserter', it must implement "
|
2009-07-13 04:07:01 +08:00
|
|
|
"TargetLowering::EmitInstrWithCustomInserter!";
|
|
|
|
#endif
|
2009-07-15 00:55:14 +08:00
|
|
|
llvm_unreachable(0);
|
2009-09-20 10:20:51 +08:00
|
|
|
return 0;
|
2005-08-27 04:54:47 +08:00
|
|
|
}
|
|
|
|
|
2008-09-06 06:59:21 +08:00
|
|
|
/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
|
|
|
|
/// physical register has only a single copy use, then coalesced the copy
|
|
|
|
/// if possible.
|
|
|
|
static void EmitLiveInCopy(MachineBasicBlock *MBB,
|
|
|
|
MachineBasicBlock::iterator &InsertPos,
|
|
|
|
unsigned VirtReg, unsigned PhysReg,
|
|
|
|
const TargetRegisterClass *RC,
|
|
|
|
DenseMap<MachineInstr*, unsigned> &CopyRegMap,
|
|
|
|
const MachineRegisterInfo &MRI,
|
|
|
|
const TargetRegisterInfo &TRI,
|
|
|
|
const TargetInstrInfo &TII) {
|
|
|
|
unsigned NumUses = 0;
|
|
|
|
MachineInstr *UseMI = NULL;
|
|
|
|
for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
|
|
|
|
UE = MRI.use_end(); UI != UE; ++UI) {
|
|
|
|
UseMI = &*UI;
|
|
|
|
if (++NumUses > 1)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
// If the number of uses is not one, or the use is not a move instruction,
|
|
|
|
// don't coalesce. Also, only coalesce away a virtual register to virtual
|
|
|
|
// register copy.
|
|
|
|
bool Coalesced = false;
|
2009-01-21 03:12:24 +08:00
|
|
|
unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
|
2008-09-06 06:59:21 +08:00
|
|
|
if (NumUses == 1 &&
|
2009-01-21 03:12:24 +08:00
|
|
|
TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
|
2008-09-06 06:59:21 +08:00
|
|
|
TargetRegisterInfo::isVirtualRegister(DstReg)) {
|
|
|
|
VirtReg = DstReg;
|
|
|
|
Coalesced = true;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Now find an ideal location to insert the copy.
|
|
|
|
MachineBasicBlock::iterator Pos = InsertPos;
|
|
|
|
while (Pos != MBB->begin()) {
|
|
|
|
MachineInstr *PrevMI = prior(Pos);
|
|
|
|
DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
|
|
|
|
// copyRegToReg might emit multiple instructions to do a copy.
|
|
|
|
unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
|
|
|
|
if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
|
|
|
|
// This is what the BB looks like right now:
|
|
|
|
// r1024 = mov r0
|
|
|
|
// ...
|
|
|
|
// r1 = mov r1024
|
|
|
|
//
|
|
|
|
// We want to insert "r1025 = mov r1". Inserting this copy below the
|
|
|
|
// move to r1024 makes it impossible for that move to be coalesced.
|
|
|
|
//
|
|
|
|
// r1025 = mov r1
|
|
|
|
// r1024 = mov r0
|
|
|
|
// ...
|
|
|
|
// r1 = mov 1024
|
|
|
|
// r2 = mov 1025
|
|
|
|
break; // Woot! Found a good location.
|
|
|
|
--Pos;
|
|
|
|
}
|
|
|
|
|
2009-07-09 07:10:31 +08:00
|
|
|
bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
|
|
|
|
assert(Emitted && "Unable to issue a live-in copy instruction!\n");
|
|
|
|
(void) Emitted;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2009-10-16 13:42:28 +08:00
|
|
|
CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
|
2008-09-06 06:59:21 +08:00
|
|
|
if (Coalesced) {
|
|
|
|
if (&*InsertPos == UseMI) ++InsertPos;
|
|
|
|
MBB->erase(UseMI);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/// EmitLiveInCopies - If this is the first basic block in the function,
|
|
|
|
/// and if it has live ins that need to be copied into vregs, emit the
|
|
|
|
/// copies into the block.
|
|
|
|
static void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
|
|
|
|
const MachineRegisterInfo &MRI,
|
|
|
|
const TargetRegisterInfo &TRI,
|
|
|
|
const TargetInstrInfo &TII) {
|
|
|
|
if (SchedLiveInCopies) {
|
|
|
|
// Emit the copies at a heuristically-determined location in the block.
|
|
|
|
DenseMap<MachineInstr*, unsigned> CopyRegMap;
|
|
|
|
MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
|
|
|
|
for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
|
|
|
|
E = MRI.livein_end(); LI != E; ++LI)
|
|
|
|
if (LI->second) {
|
|
|
|
const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
|
|
|
|
EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
|
|
|
|
RC, CopyRegMap, MRI, TRI, TII);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
// Emit the copies into the top of the block.
|
|
|
|
for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
|
|
|
|
E = MRI.livein_end(); LI != E; ++LI)
|
|
|
|
if (LI->second) {
|
|
|
|
const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
|
2009-07-09 07:10:31 +08:00
|
|
|
bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
|
|
|
|
LI->second, LI->first, RC, RC);
|
|
|
|
assert(Emitted && "Unable to issue a live-in copy instruction!\n");
|
|
|
|
(void) Emitted;
|
2008-09-06 06:59:21 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2005-01-11 13:56:49 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// SelectionDAGISel code
|
|
|
|
//===----------------------------------------------------------------------===//
|
2005-01-07 15:47:53 +08:00
|
|
|
|
2009-04-30 07:29:43 +08:00
|
|
|
SelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
|
2009-08-01 02:16:33 +08:00
|
|
|
MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
|
2008-08-28 07:52:12 +08:00
|
|
|
FuncInfo(new FunctionLoweringInfo(TLI)),
|
|
|
|
CurDAG(new SelectionDAG(TLI, *FuncInfo)),
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB(new SelectionDAGBuilder(*CurDAG, TLI, *FuncInfo, OL)),
|
2008-08-28 07:52:12 +08:00
|
|
|
GFI(),
|
2009-04-29 08:15:41 +08:00
|
|
|
OptLevel(OL),
|
2008-08-28 07:52:12 +08:00
|
|
|
DAGSize(0)
|
|
|
|
{}
|
|
|
|
|
|
|
|
SelectionDAGISel::~SelectionDAGISel() {
|
2009-11-24 02:04:58 +08:00
|
|
|
delete SDB;
|
2008-08-28 07:52:12 +08:00
|
|
|
delete CurDAG;
|
|
|
|
delete FuncInfo;
|
|
|
|
}
|
|
|
|
|
2009-08-11 06:56:29 +08:00
|
|
|
unsigned SelectionDAGISel::MakeReg(EVT VT) {
|
2007-12-31 12:13:23 +08:00
|
|
|
return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
|
2005-01-07 15:47:53 +08:00
|
|
|
}
|
|
|
|
|
2005-08-17 14:37:43 +08:00
|
|
|
void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
|
2006-10-17 04:52:31 +08:00
|
|
|
AU.addRequired<AliasAnalysis>();
|
2009-08-01 07:36:22 +08:00
|
|
|
AU.addPreserved<AliasAnalysis>();
|
2008-08-18 02:44:35 +08:00
|
|
|
AU.addRequired<GCModuleInfo>();
|
2009-08-01 07:36:22 +08:00
|
|
|
AU.addPreserved<GCModuleInfo>();
|
2009-01-10 03:11:50 +08:00
|
|
|
AU.addRequired<DwarfWriter>();
|
2009-08-01 07:36:22 +08:00
|
|
|
AU.addPreserved<DwarfWriter>();
|
2009-08-01 02:16:33 +08:00
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
2005-08-17 14:37:43 +08:00
|
|
|
}
|
2005-01-07 15:47:53 +08:00
|
|
|
|
2009-08-01 02:16:33 +08:00
|
|
|
bool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
|
|
|
|
Function &Fn = *mf.getFunction();
|
|
|
|
|
2008-09-10 07:05:00 +08:00
|
|
|
// Do some sanity-checking on the command-line options.
|
|
|
|
assert((!EnableFastISelVerbose || EnableFastISel) &&
|
|
|
|
"-fast-isel-verbose requires -fast-isel");
|
|
|
|
assert((!EnableFastISelAbort || EnableFastISel) &&
|
|
|
|
"-fast-isel-abort requires -fast-isel");
|
|
|
|
|
2007-08-28 00:26:13 +08:00
|
|
|
// Get alias analysis for load/store combining.
|
|
|
|
AA = &getAnalysis<AliasAnalysis>();
|
|
|
|
|
2009-08-01 02:16:33 +08:00
|
|
|
MF = &mf;
|
2008-09-06 06:59:21 +08:00
|
|
|
const TargetInstrInfo &TII = *TM.getInstrInfo();
|
|
|
|
const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
|
|
|
|
|
2009-08-01 11:51:09 +08:00
|
|
|
if (Fn.hasGC())
|
|
|
|
GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
|
2008-01-07 09:30:38 +08:00
|
|
|
else
|
2008-08-18 02:44:35 +08:00
|
|
|
GFI = 0;
|
2009-01-16 03:20:50 +08:00
|
|
|
RegInfo = &MF->getRegInfo();
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "\n\n\n=== " << Fn.getName() << "\n");
|
2005-01-07 15:47:53 +08:00
|
|
|
|
2009-01-28 21:14:17 +08:00
|
|
|
MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
|
|
|
|
DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
|
2009-07-10 02:44:09 +08:00
|
|
|
CurDAG->init(*MF, MMI, DW);
|
2009-11-24 01:16:22 +08:00
|
|
|
FuncInfo->set(Fn, *MF, EnableFastISel);
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->init(GFI, *AA);
|
2005-01-07 15:47:53 +08:00
|
|
|
|
2008-04-02 08:25:04 +08:00
|
|
|
for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
|
|
|
|
if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
|
|
|
|
// Mark landing pad.
|
2008-08-28 07:52:12 +08:00
|
|
|
FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
|
2007-06-06 18:05:18 +08:00
|
|
|
|
2009-01-16 03:20:50 +08:00
|
|
|
SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
|
2005-04-22 06:36:52 +08:00
|
|
|
|
2008-09-06 06:59:21 +08:00
|
|
|
// If the first basic block in the function has live ins that need to be
|
|
|
|
// copied into vregs, emit the copies into the top of the block before
|
|
|
|
// emitting the code for the block.
|
2009-01-16 03:20:50 +08:00
|
|
|
EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
|
2008-09-06 06:59:21 +08:00
|
|
|
|
2007-02-10 10:43:39 +08:00
|
|
|
// Add function live-ins to entry block live-in set.
|
2008-09-06 06:59:21 +08:00
|
|
|
for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
|
|
|
|
E = RegInfo->livein_end(); I != E; ++I)
|
2009-01-16 03:20:50 +08:00
|
|
|
MF->begin()->addLiveIn(I->first);
|
2007-02-10 10:43:39 +08:00
|
|
|
|
2007-06-16 03:04:19 +08:00
|
|
|
#ifndef NDEBUG
|
2008-08-28 07:52:12 +08:00
|
|
|
assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
|
2007-06-16 03:04:19 +08:00
|
|
|
"Not all catch info was assigned to a landing pad!");
|
|
|
|
#endif
|
|
|
|
|
2008-08-28 07:52:12 +08:00
|
|
|
FuncInfo->clear();
|
|
|
|
|
2005-01-07 15:47:53 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2009-12-05 08:27:08 +08:00
|
|
|
/// SetDebugLoc - Update MF's and SDB's DebugLocs if debug information is
|
|
|
|
/// attached with this instruction.
|
2009-12-29 07:41:32 +08:00
|
|
|
static void SetDebugLoc(unsigned MDDbgKind, Instruction *I,
|
|
|
|
SelectionDAGBuilder *SDB,
|
2009-12-29 04:45:51 +08:00
|
|
|
FastISel *FastIS, MachineFunction *MF) {
|
|
|
|
if (isa<DbgInfoIntrinsic>(I)) return;
|
|
|
|
|
2009-12-29 07:41:32 +08:00
|
|
|
if (MDNode *Dbg = I->getMetadata(MDDbgKind)) {
|
2009-12-29 04:45:51 +08:00
|
|
|
DILocation DILoc(Dbg);
|
|
|
|
DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
|
|
|
|
|
|
|
|
SDB->setCurDebugLoc(Loc);
|
|
|
|
|
|
|
|
if (FastIS)
|
|
|
|
FastIS->setCurDebugLoc(Loc);
|
|
|
|
|
|
|
|
// If the function doesn't have a default debug location yet, set
|
|
|
|
// it. This is kind of a hack.
|
|
|
|
if (MF->getDefaultDebugLoc().isUnknown())
|
|
|
|
MF->setDefaultDebugLoc(Loc);
|
|
|
|
}
|
2009-12-05 08:27:08 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// ResetDebugLoc - Set MF's and SDB's DebugLocs to Unknown.
|
2009-12-29 07:41:32 +08:00
|
|
|
static void ResetDebugLoc(SelectionDAGBuilder *SDB, FastISel *FastIS) {
|
2009-12-05 08:27:08 +08:00
|
|
|
SDB->setCurDebugLoc(DebugLoc::getUnknownLoc());
|
|
|
|
if (FastIS)
|
2009-12-15 07:08:09 +08:00
|
|
|
FastIS->setCurDebugLoc(DebugLoc::getUnknownLoc());
|
2009-12-05 08:27:08 +08:00
|
|
|
}
|
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
|
|
|
|
BasicBlock::iterator Begin,
|
2009-11-20 10:51:26 +08:00
|
|
|
BasicBlock::iterator End,
|
|
|
|
bool &HadTailCall) {
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->setCurrentBasicBlock(BB);
|
2009-12-29 17:01:33 +08:00
|
|
|
unsigned MDDbgKind = LLVMBB->getContext().getMDKindID("dbg");
|
2008-08-23 10:25:05 +08:00
|
|
|
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
// Lower all of the non-terminator instructions. If a call is emitted
|
|
|
|
// as a tail call, cease emitting nodes for this block.
|
2009-11-24 02:04:58 +08:00
|
|
|
for (BasicBlock::iterator I = Begin; I != End && !SDB->HasTailCall; ++I) {
|
2009-12-29 07:41:32 +08:00
|
|
|
SetDebugLoc(MDDbgKind, I, SDB, 0, MF);
|
2009-12-05 08:27:08 +08:00
|
|
|
|
|
|
|
if (!isa<TerminatorInst>(I)) {
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visit(*I);
|
2009-12-05 08:27:08 +08:00
|
|
|
|
|
|
|
// Set the current debug location back to "unknown" so that it doesn't
|
|
|
|
// spuriously apply to subsequent instructions.
|
|
|
|
ResetDebugLoc(SDB, 0);
|
|
|
|
}
|
2009-09-17 04:39:11 +08:00
|
|
|
}
|
2008-08-23 10:25:05 +08:00
|
|
|
|
2009-11-24 02:04:58 +08:00
|
|
|
if (!SDB->HasTailCall) {
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
// Ensure that all instructions which are used outside of their defining
|
|
|
|
// blocks are available as virtual registers. Invoke is handled elsewhere.
|
|
|
|
for (BasicBlock::iterator I = Begin; I != End; ++I)
|
|
|
|
if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->CopyToExportRegsIfNeeded(I);
|
2008-08-23 10:25:05 +08:00
|
|
|
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
// Handle PHI nodes in successor blocks.
|
|
|
|
if (End == LLVMBB->end()) {
|
|
|
|
HandlePHINodesInSuccessorBlocks(LLVMBB);
|
2008-09-04 07:12:08 +08:00
|
|
|
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
// Lower the terminator after the copies are emitted.
|
2009-12-29 07:41:32 +08:00
|
|
|
SetDebugLoc(MDDbgKind, LLVMBB->getTerminator(), SDB, 0, MF);
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visit(*LLVMBB->getTerminator());
|
2009-12-05 08:27:08 +08:00
|
|
|
ResetDebugLoc(SDB, 0);
|
Major calling convention code refactoring.
Instead of awkwardly encoding calling-convention information with ISD::CALL,
ISD::FORMAL_ARGUMENTS, ISD::RET, and ISD::ARG_FLAGS nodes, TargetLowering
provides three virtual functions for targets to override:
LowerFormalArguments, LowerCall, and LowerRet, which replace the custom
lowering done on the special nodes. They provide the same information, but
in a more immediately usable format.
This also reworks much of the target-independent tail call logic. The
decision of whether or not to perform a tail call is now cleanly split
between target-independent portions, and the target dependent portion
in IsEligibleForTailCallOptimization.
This also synchronizes all in-tree targets, to help enable future
refactoring and feature work.
llvm-svn: 78142
2009-08-05 09:29:28 +08:00
|
|
|
}
|
2008-09-04 07:12:08 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2005-01-18 03:43:36 +08:00
|
|
|
// Make sure the root of the DAG is up-to-date.
|
2009-11-24 02:04:58 +08:00
|
|
|
CurDAG->setRoot(SDB->getControlRoot());
|
2007-10-12 03:40:01 +08:00
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
// Final step, emit the lowered DAG as machine code.
|
|
|
|
CodeGenAndEmitDAG();
|
2009-11-24 02:04:58 +08:00
|
|
|
HadTailCall = SDB->HasTailCall;
|
|
|
|
SDB->clear();
|
2005-01-07 15:47:53 +08:00
|
|
|
}
|
|
|
|
|
2010-01-09 08:21:08 +08:00
|
|
|
namespace {
|
|
|
|
/// WorkListRemover - This class is a DAGUpdateListener that removes any deleted
|
|
|
|
/// nodes from the worklist.
|
|
|
|
class SDOPsWorkListRemover : public SelectionDAG::DAGUpdateListener {
|
|
|
|
SmallVector<SDNode*, 128> &Worklist;
|
|
|
|
public:
|
|
|
|
SDOPsWorkListRemover(SmallVector<SDNode*, 128> &wl) : Worklist(wl) {}
|
|
|
|
|
|
|
|
virtual void NodeDeleted(SDNode *N, SDNode *E) {
|
|
|
|
Worklist.erase(std::remove(Worklist.begin(), Worklist.end(), N),
|
|
|
|
Worklist.end());
|
|
|
|
}
|
|
|
|
|
|
|
|
virtual void NodeUpdated(SDNode *N) {
|
|
|
|
// Ignore updates.
|
|
|
|
}
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
2010-02-10 10:17:34 +08:00
|
|
|
/// TrivialTruncElim - Eliminate some trivial nops that can result from
|
|
|
|
/// ShrinkDemandedOps: (trunc (ext n)) -> n.
|
|
|
|
static bool TrivialTruncElim(SDValue Op,
|
|
|
|
TargetLowering::TargetLoweringOpt &TLO) {
|
|
|
|
SDValue N0 = Op.getOperand(0);
|
|
|
|
EVT VT = Op.getValueType();
|
|
|
|
if ((N0.getOpcode() == ISD::ZERO_EXTEND ||
|
|
|
|
N0.getOpcode() == ISD::SIGN_EXTEND ||
|
|
|
|
N0.getOpcode() == ISD::ANY_EXTEND) &&
|
|
|
|
N0.getOperand(0).getValueType() == VT) {
|
|
|
|
return TLO.CombineTo(Op, N0.getOperand(0));
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2010-01-07 03:43:21 +08:00
|
|
|
/// ShrinkDemandedOps - A late transformation pass that shrink expressions
|
|
|
|
/// using TargetLowering::TargetLoweringOpt::ShrinkDemandedOp. It converts
|
|
|
|
/// x+y to (VT)((SmallVT)x+(SmallVT)y) if the casts are free.
|
2010-01-07 03:38:29 +08:00
|
|
|
void SelectionDAGISel::ShrinkDemandedOps() {
|
|
|
|
SmallVector<SDNode*, 128> Worklist;
|
|
|
|
|
|
|
|
// Add all the dag nodes to the worklist.
|
|
|
|
Worklist.reserve(CurDAG->allnodes_size());
|
|
|
|
for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
|
|
|
|
E = CurDAG->allnodes_end(); I != E; ++I)
|
|
|
|
Worklist.push_back(I);
|
|
|
|
|
|
|
|
APInt Mask;
|
|
|
|
APInt KnownZero;
|
|
|
|
APInt KnownOne;
|
|
|
|
|
|
|
|
TargetLowering::TargetLoweringOpt TLO(*CurDAG, true);
|
|
|
|
while (!Worklist.empty()) {
|
2010-01-08 01:27:56 +08:00
|
|
|
SDNode *N = Worklist.pop_back_val();
|
2010-01-07 03:38:29 +08:00
|
|
|
|
|
|
|
if (N->use_empty() && N != CurDAG->getRoot().getNode()) {
|
2010-01-09 08:21:08 +08:00
|
|
|
CurDAG->DeleteNode(N);
|
2010-01-07 03:38:29 +08:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Run ShrinkDemandedOp on scalar binary operations.
|
|
|
|
if (N->getNumValues() == 1 &&
|
|
|
|
N->getValueType(0).isSimple() && N->getValueType(0).isInteger()) {
|
|
|
|
unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
|
|
|
|
APInt Demanded = APInt::getAllOnesValue(BitWidth);
|
|
|
|
APInt KnownZero, KnownOne;
|
|
|
|
if (TLI.SimplifyDemandedBits(SDValue(N, 0), Demanded,
|
2010-02-10 10:17:34 +08:00
|
|
|
KnownZero, KnownOne, TLO) ||
|
|
|
|
(N->getOpcode() == ISD::TRUNCATE &&
|
|
|
|
TrivialTruncElim(SDValue(N, 0), TLO))) {
|
2010-01-07 03:38:29 +08:00
|
|
|
// Revisit the node.
|
|
|
|
Worklist.erase(std::remove(Worklist.begin(), Worklist.end(), N),
|
|
|
|
Worklist.end());
|
|
|
|
Worklist.push_back(N);
|
|
|
|
|
|
|
|
// Replace the old value with the new one.
|
|
|
|
DEBUG(errs() << "\nReplacing ";
|
|
|
|
TLO.Old.getNode()->dump(CurDAG);
|
|
|
|
errs() << "\nWith: ";
|
|
|
|
TLO.New.getNode()->dump(CurDAG);
|
|
|
|
errs() << '\n');
|
|
|
|
|
|
|
|
Worklist.push_back(TLO.New.getNode());
|
2010-01-09 08:21:08 +08:00
|
|
|
|
|
|
|
SDOPsWorkListRemover DeadNodes(Worklist);
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, &DeadNodes);
|
2010-01-07 03:38:29 +08:00
|
|
|
|
|
|
|
if (TLO.Old.getNode()->use_empty()) {
|
|
|
|
for (unsigned i = 0, e = TLO.Old.getNode()->getNumOperands();
|
|
|
|
i != e; ++i) {
|
|
|
|
SDNode *OpNode = TLO.Old.getNode()->getOperand(i).getNode();
|
|
|
|
if (OpNode->hasOneUse()) {
|
|
|
|
Worklist.erase(std::remove(Worklist.begin(), Worklist.end(),
|
2010-01-09 08:21:08 +08:00
|
|
|
OpNode), Worklist.end());
|
|
|
|
Worklist.push_back(OpNode);
|
2010-01-07 03:38:29 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
Worklist.erase(std::remove(Worklist.begin(), Worklist.end(),
|
2010-01-09 08:21:08 +08:00
|
|
|
TLO.Old.getNode()), Worklist.end());
|
2010-01-07 03:38:29 +08:00
|
|
|
CurDAG->DeleteNode(TLO.Old.getNode());
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
void SelectionDAGISel::ComputeLiveOutVRegInfo() {
|
2008-06-17 14:09:18 +08:00
|
|
|
SmallPtrSet<SDNode*, 128> VisitedNodes;
|
|
|
|
SmallVector<SDNode*, 128> Worklist;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-08-29 05:40:38 +08:00
|
|
|
Worklist.push_back(CurDAG->getRoot().getNode());
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-06-17 14:09:18 +08:00
|
|
|
APInt Mask;
|
|
|
|
APInt KnownZero;
|
|
|
|
APInt KnownOne;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2010-01-08 01:27:56 +08:00
|
|
|
do {
|
|
|
|
SDNode *N = Worklist.pop_back_val();
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-06-17 14:09:18 +08:00
|
|
|
// If we've already seen this node, ignore it.
|
|
|
|
if (!VisitedNodes.insert(N))
|
|
|
|
continue;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-06-17 14:09:18 +08:00
|
|
|
// Otherwise, add all chain operands to the worklist.
|
|
|
|
for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
|
2009-08-12 04:47:22 +08:00
|
|
|
if (N->getOperand(i).getValueType() == MVT::Other)
|
2008-08-29 05:40:38 +08:00
|
|
|
Worklist.push_back(N->getOperand(i).getNode());
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-06-17 14:09:18 +08:00
|
|
|
// If this is a CopyToReg with a vreg dest, process it.
|
|
|
|
if (N->getOpcode() != ISD::CopyToReg)
|
|
|
|
continue;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-06-17 14:09:18 +08:00
|
|
|
unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
|
|
|
|
if (!TargetRegisterInfo::isVirtualRegister(DestReg))
|
|
|
|
continue;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-06-17 14:09:18 +08:00
|
|
|
// Ignore non-scalar or non-integer values.
|
2008-07-28 05:46:04 +08:00
|
|
|
SDValue Src = N->getOperand(2);
|
2009-08-11 06:56:29 +08:00
|
|
|
EVT SrcVT = Src.getValueType();
|
2008-06-17 14:09:18 +08:00
|
|
|
if (!SrcVT.isInteger() || SrcVT.isVector())
|
|
|
|
continue;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
|
2008-06-17 14:09:18 +08:00
|
|
|
Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
|
2008-08-23 10:25:05 +08:00
|
|
|
CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-06-17 14:09:18 +08:00
|
|
|
// Only install this information if it tells us something.
|
|
|
|
if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
|
|
|
|
DestReg -= TargetRegisterInfo::FirstVirtualRegister;
|
2009-08-01 11:51:09 +08:00
|
|
|
if (DestReg >= FuncInfo->LiveOutRegInfo.size())
|
|
|
|
FuncInfo->LiveOutRegInfo.resize(DestReg+1);
|
|
|
|
FunctionLoweringInfo::LiveOutInfo &LOI =
|
|
|
|
FuncInfo->LiveOutRegInfo[DestReg];
|
2008-06-17 14:09:18 +08:00
|
|
|
LOI.NumSignBits = NumSignBits;
|
2009-03-28 07:55:04 +08:00
|
|
|
LOI.KnownOne = KnownOne;
|
|
|
|
LOI.KnownZero = KnownZero;
|
2008-06-17 14:09:18 +08:00
|
|
|
}
|
2010-01-08 01:27:56 +08:00
|
|
|
} while (!Worklist.empty());
|
2008-06-17 14:09:18 +08:00
|
|
|
}
|
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
void SelectionDAGISel::CodeGenAndEmitDAG() {
|
2008-07-22 04:00:07 +08:00
|
|
|
std::string GroupName;
|
|
|
|
if (TimePassesIsEnabled)
|
|
|
|
GroupName = "Instruction Selection and Scheduling";
|
|
|
|
std::string BlockName;
|
|
|
|
if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
|
2008-11-24 22:53:14 +08:00
|
|
|
ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
|
|
|
|
ViewSUnitDAGs)
|
2009-08-01 11:51:09 +08:00
|
|
|
BlockName = MF->getFunction()->getNameStr() + ":" +
|
2009-07-24 16:24:36 +08:00
|
|
|
BB->getBasicBlock()->getNameStr();
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Initial selection DAG:\n");
|
2008-08-23 10:25:05 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
|
2007-10-08 23:12:17 +08:00
|
|
|
|
2005-10-11 00:47:10 +08:00
|
|
|
// Run the DAG combiner in pre-legalize mode.
|
2008-07-02 01:59:20 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
2008-07-15 02:19:29 +08:00
|
|
|
NamedRegionTimer T("DAG Combining 1", GroupName);
|
2009-04-29 08:15:41 +08:00
|
|
|
CurDAG->Combine(Unrestricted, *AA, OptLevel);
|
2008-07-02 01:59:20 +08:00
|
|
|
} else {
|
2009-04-29 08:15:41 +08:00
|
|
|
CurDAG->Combine(Unrestricted, *AA, OptLevel);
|
2008-07-02 01:59:20 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Optimized lowered selection DAG:\n");
|
2008-08-23 10:25:05 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2005-01-07 15:47:53 +08:00
|
|
|
// Second step, hack on the DAG until it only uses operations and types that
|
|
|
|
// the target supports.
|
2009-12-06 01:51:33 +08:00
|
|
|
if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
|
|
|
|
BlockName);
|
|
|
|
|
|
|
|
bool Changed;
|
|
|
|
if (TimePassesIsEnabled) {
|
|
|
|
NamedRegionTimer T("Type Legalization", GroupName);
|
|
|
|
Changed = CurDAG->LegalizeTypes();
|
|
|
|
} else {
|
|
|
|
Changed = CurDAG->LegalizeTypes();
|
|
|
|
}
|
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Type-legalized selection DAG:\n");
|
2009-12-06 01:51:33 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2009-12-06 01:51:33 +08:00
|
|
|
if (Changed) {
|
|
|
|
if (ViewDAGCombineLT)
|
|
|
|
CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
|
|
|
|
|
|
|
|
// Run the DAG combiner in post-type-legalize mode.
|
2008-07-22 04:00:07 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
2009-12-06 01:51:33 +08:00
|
|
|
NamedRegionTimer T("DAG Combining after legalize types", GroupName);
|
|
|
|
CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
|
2008-07-22 04:00:07 +08:00
|
|
|
} else {
|
2009-12-06 01:51:33 +08:00
|
|
|
CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
|
2008-07-22 04:00:07 +08:00
|
|
|
}
|
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Optimized type-legalized selection DAG:\n");
|
2008-08-23 10:25:05 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2009-12-06 01:51:33 +08:00
|
|
|
}
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2009-12-06 01:51:33 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
|
|
|
NamedRegionTimer T("Vector Legalization", GroupName);
|
|
|
|
Changed = CurDAG->LegalizeVectors();
|
|
|
|
} else {
|
|
|
|
Changed = CurDAG->LegalizeVectors();
|
|
|
|
}
|
2009-05-23 20:35:30 +08:00
|
|
|
|
2009-12-06 01:51:33 +08:00
|
|
|
if (Changed) {
|
2009-05-23 20:35:30 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
2009-12-06 01:51:33 +08:00
|
|
|
NamedRegionTimer T("Type Legalization 2", GroupName);
|
2009-12-28 09:51:30 +08:00
|
|
|
CurDAG->LegalizeTypes();
|
2009-05-23 20:35:30 +08:00
|
|
|
} else {
|
2009-12-28 09:51:30 +08:00
|
|
|
CurDAG->LegalizeTypes();
|
2009-05-23 20:35:30 +08:00
|
|
|
}
|
|
|
|
|
2009-12-06 01:51:33 +08:00
|
|
|
if (ViewDAGCombineLT)
|
|
|
|
CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
|
2009-05-23 20:35:30 +08:00
|
|
|
|
2009-12-06 01:51:33 +08:00
|
|
|
// Run the DAG combiner in post-type-legalize mode.
|
|
|
|
if (TimePassesIsEnabled) {
|
|
|
|
NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
|
|
|
|
CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
|
|
|
|
} else {
|
|
|
|
CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
|
2009-05-23 20:35:30 +08:00
|
|
|
}
|
2009-12-06 01:51:33 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Optimized vector-legalized selection DAG:\n");
|
2009-12-06 01:51:33 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2008-07-11 07:37:50 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2008-07-02 01:59:20 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
2008-07-15 02:19:29 +08:00
|
|
|
NamedRegionTimer T("DAG Legalization", GroupName);
|
2009-12-06 01:51:33 +08:00
|
|
|
CurDAG->Legalize(OptLevel);
|
2008-07-02 01:59:20 +08:00
|
|
|
} else {
|
2009-12-06 01:51:33 +08:00
|
|
|
CurDAG->Legalize(OptLevel);
|
2008-07-02 01:59:20 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Legalized selection DAG:\n");
|
2008-08-23 10:25:05 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2005-10-11 00:47:10 +08:00
|
|
|
// Run the DAG combiner in post-legalize mode.
|
2008-07-02 01:59:20 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
2008-07-15 02:19:29 +08:00
|
|
|
NamedRegionTimer T("DAG Combining 2", GroupName);
|
2009-04-29 08:15:41 +08:00
|
|
|
CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
|
2008-07-02 01:59:20 +08:00
|
|
|
} else {
|
2009-04-29 08:15:41 +08:00
|
|
|
CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
|
2008-07-02 01:59:20 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Optimized legalized selection DAG:\n");
|
2008-08-23 10:25:05 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2007-10-08 23:12:17 +08:00
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2010-01-07 03:38:29 +08:00
|
|
|
if (OptLevel != CodeGenOpt::None) {
|
|
|
|
ShrinkDemandedOps();
|
2008-08-23 10:25:05 +08:00
|
|
|
ComputeLiveOutVRegInfo();
|
2010-01-07 03:38:29 +08:00
|
|
|
}
|
2006-04-28 10:09:19 +08:00
|
|
|
|
2005-03-30 09:10:47 +08:00
|
|
|
// Third, instruction select all of the operations to machine code, adding the
|
|
|
|
// code to the MachineBasicBlock.
|
2008-07-02 01:59:20 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
2008-07-15 02:19:29 +08:00
|
|
|
NamedRegionTimer T("Instruction Selection", GroupName);
|
2008-08-23 10:25:05 +08:00
|
|
|
InstructionSelect();
|
2008-07-02 01:59:20 +08:00
|
|
|
} else {
|
2008-08-23 10:25:05 +08:00
|
|
|
InstructionSelect();
|
2008-07-02 01:59:20 +08:00
|
|
|
}
|
2008-07-01 04:45:06 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Selected selection DAG:\n");
|
2008-08-23 10:25:05 +08:00
|
|
|
DEBUG(CurDAG->dump());
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
|
2008-07-22 04:00:07 +08:00
|
|
|
|
2008-07-15 02:19:29 +08:00
|
|
|
// Schedule machine code.
|
2009-02-11 12:27:20 +08:00
|
|
|
ScheduleDAGSDNodes *Scheduler = CreateScheduler();
|
2008-07-15 02:19:29 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
|
|
|
NamedRegionTimer T("Instruction Scheduling", GroupName);
|
2009-02-11 12:27:20 +08:00
|
|
|
Scheduler->Run(CurDAG, BB, BB->end());
|
2008-07-15 02:19:29 +08:00
|
|
|
} else {
|
2009-02-11 12:27:20 +08:00
|
|
|
Scheduler->Run(CurDAG, BB, BB->end());
|
2008-07-15 02:19:29 +08:00
|
|
|
}
|
|
|
|
|
2008-07-22 04:00:07 +08:00
|
|
|
if (ViewSUnitDAGs) Scheduler->viewGraph();
|
|
|
|
|
2009-09-20 10:20:51 +08:00
|
|
|
// Emit machine code to BB. This can change 'BB' to the last block being
|
2008-07-01 04:45:06 +08:00
|
|
|
// inserted into.
|
2008-07-02 01:59:20 +08:00
|
|
|
if (TimePassesIsEnabled) {
|
2008-07-15 02:19:29 +08:00
|
|
|
NamedRegionTimer T("Instruction Creation", GroupName);
|
2009-11-24 02:04:58 +08:00
|
|
|
BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
|
2008-07-02 01:59:20 +08:00
|
|
|
} else {
|
2009-11-24 02:04:58 +08:00
|
|
|
BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
|
2008-07-15 02:19:29 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Free the scheduler state.
|
|
|
|
if (TimePassesIsEnabled) {
|
|
|
|
NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
|
|
|
|
delete Scheduler;
|
|
|
|
} else {
|
|
|
|
delete Scheduler;
|
2008-07-02 01:59:20 +08:00
|
|
|
}
|
2008-07-01 04:45:06 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Selected machine code:\n");
|
2005-01-07 15:47:53 +08:00
|
|
|
DEBUG(BB->dump());
|
2009-09-20 10:20:51 +08:00
|
|
|
}
|
2006-03-27 09:32:24 +08:00
|
|
|
|
2009-01-16 03:20:50 +08:00
|
|
|
void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
|
|
|
|
MachineFunction &MF,
|
2008-10-15 07:54:11 +08:00
|
|
|
MachineModuleInfo *MMI,
|
2009-01-13 08:35:13 +08:00
|
|
|
DwarfWriter *DW,
|
2008-10-15 07:54:11 +08:00
|
|
|
const TargetInstrInfo &TII) {
|
2008-09-30 05:55:50 +08:00
|
|
|
// Initialize the Fast-ISel state, if needed.
|
|
|
|
FastISel *FastIS = 0;
|
|
|
|
if (EnableFastISel)
|
2009-01-16 03:20:50 +08:00
|
|
|
FastIS = TLI.createFastISel(MF, MMI, DW,
|
2008-09-30 05:55:50 +08:00
|
|
|
FuncInfo->ValueMap,
|
|
|
|
FuncInfo->MBBMap,
|
2008-10-15 07:54:11 +08:00
|
|
|
FuncInfo->StaticAllocaMap
|
|
|
|
#ifndef NDEBUG
|
|
|
|
, FuncInfo->CatchInfoLost
|
|
|
|
#endif
|
|
|
|
);
|
2008-09-30 05:55:50 +08:00
|
|
|
|
2009-12-29 17:01:33 +08:00
|
|
|
unsigned MDDbgKind = Fn.getContext().getMDKindID("dbg");
|
2009-09-17 04:39:11 +08:00
|
|
|
|
2008-09-30 05:55:50 +08:00
|
|
|
// Iterate over all basic blocks in the function.
|
2008-08-07 08:43:25 +08:00
|
|
|
for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
|
|
|
|
BasicBlock *LLVMBB = &*I;
|
2008-08-28 07:52:12 +08:00
|
|
|
BB = FuncInfo->MBBMap[LLVMBB];
|
2008-08-23 10:25:05 +08:00
|
|
|
|
2008-09-04 07:12:08 +08:00
|
|
|
BasicBlock::iterator const Begin = LLVMBB->begin();
|
|
|
|
BasicBlock::iterator const End = LLVMBB->end();
|
2008-09-09 00:01:27 +08:00
|
|
|
BasicBlock::iterator BI = Begin;
|
2008-08-29 04:28:56 +08:00
|
|
|
|
|
|
|
// Lower any arguments needed in this block if this is the entry block.
|
2008-09-26 01:05:24 +08:00
|
|
|
bool SuppressFastISel = false;
|
|
|
|
if (LLVMBB == &Fn.getEntryBlock()) {
|
2008-08-29 04:28:56 +08:00
|
|
|
LowerArguments(LLVMBB);
|
2008-08-23 10:25:05 +08:00
|
|
|
|
2008-09-26 01:05:24 +08:00
|
|
|
// If any of the arguments has the byval attribute, forgo
|
|
|
|
// fast-isel in the entry block.
|
2008-09-30 05:55:50 +08:00
|
|
|
if (FastIS) {
|
2008-09-26 01:05:24 +08:00
|
|
|
unsigned j = 1;
|
|
|
|
for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
|
|
|
|
I != E; ++I, ++j)
|
2008-09-26 05:00:45 +08:00
|
|
|
if (Fn.paramHasAttr(j, Attribute::ByVal)) {
|
2008-09-26 01:21:42 +08:00
|
|
|
if (EnableFastISelVerbose || EnableFastISelAbort)
|
2010-01-05 09:26:11 +08:00
|
|
|
dbgs() << "FastISel skips entry block due to byval argument\n";
|
2008-09-26 01:05:24 +08:00
|
|
|
SuppressFastISel = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-10-15 07:54:11 +08:00
|
|
|
if (MMI && BB->isLandingPad()) {
|
|
|
|
// Add a label to mark the beginning of the landing pad. Deletion of the
|
|
|
|
// landing pad can thus be detected via the MachineModuleInfo.
|
|
|
|
unsigned LabelID = MMI->addLandingPad(BB);
|
|
|
|
|
2010-02-10 03:54:29 +08:00
|
|
|
const TargetInstrDesc &II = TII.get(TargetOpcode::EH_LABEL);
|
2009-11-24 02:04:58 +08:00
|
|
|
BuildMI(BB, SDB->getCurDebugLoc(), II).addImm(LabelID);
|
2008-10-15 07:54:11 +08:00
|
|
|
|
|
|
|
// Mark exception register as live in.
|
|
|
|
unsigned Reg = TLI.getExceptionAddressRegister();
|
|
|
|
if (Reg) BB->addLiveIn(Reg);
|
|
|
|
|
|
|
|
// Mark exception selector register as live in.
|
|
|
|
Reg = TLI.getExceptionSelectorRegister();
|
|
|
|
if (Reg) BB->addLiveIn(Reg);
|
|
|
|
|
|
|
|
// FIXME: Hack around an exception handling flaw (PR1508): the personality
|
|
|
|
// function and list of typeids logically belong to the invoke (or, if you
|
|
|
|
// like, the basic block containing the invoke), and need to be associated
|
|
|
|
// with it in the dwarf exception handling tables. Currently however the
|
|
|
|
// information is provided by an intrinsic (eh.selector) that can be moved
|
|
|
|
// to unexpected places by the optimizers: if the unwind edge is critical,
|
|
|
|
// then breaking it can result in the intrinsics being in the successor of
|
2010-01-15 08:36:15 +08:00
|
|
|
// the landing pad, not the landing pad itself. This results
|
|
|
|
// in exceptions not being caught because no typeids are associated with
|
|
|
|
// the invoke. This may not be the only way things can go wrong, but it
|
|
|
|
// is the only way we try to work around for the moment.
|
2008-10-15 07:54:11 +08:00
|
|
|
BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
|
|
|
|
|
|
|
|
if (Br && Br->isUnconditional()) { // Critical edge?
|
|
|
|
BasicBlock::iterator I, E;
|
|
|
|
for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
|
|
|
|
if (isa<EHSelectorInst>(I))
|
|
|
|
break;
|
|
|
|
|
|
|
|
if (I == E)
|
|
|
|
// No catch info found - try to extract some from the successor.
|
2009-11-24 02:12:11 +08:00
|
|
|
CopyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
|
2008-10-15 07:54:11 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-08-23 10:25:05 +08:00
|
|
|
// Before doing SelectionDAG ISel, see if FastISel has been requested.
|
2008-10-15 07:54:11 +08:00
|
|
|
if (FastIS && !SuppressFastISel) {
|
2008-09-30 05:55:50 +08:00
|
|
|
// Emit code for any incoming arguments. This must happen before
|
|
|
|
// beginning FastISel on the entry block.
|
|
|
|
if (LLVMBB == &Fn.getEntryBlock()) {
|
2009-11-24 02:04:58 +08:00
|
|
|
CurDAG->setRoot(SDB->getControlRoot());
|
2008-09-30 05:55:50 +08:00
|
|
|
CodeGenAndEmitDAG();
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->clear();
|
2008-09-30 05:55:50 +08:00
|
|
|
}
|
2008-10-04 08:56:36 +08:00
|
|
|
FastIS->startNewBlock(BB);
|
2008-09-30 05:55:50 +08:00
|
|
|
// Do FastISel on as many instructions as possible.
|
|
|
|
for (; BI != End; ++BI) {
|
|
|
|
// Just before the terminator instruction, insert instructions to
|
|
|
|
// feed PHI nodes in successor blocks.
|
|
|
|
if (isa<TerminatorInst>(BI))
|
|
|
|
if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
|
2009-12-05 08:27:08 +08:00
|
|
|
ResetDebugLoc(SDB, FastIS);
|
2008-09-26 01:21:42 +08:00
|
|
|
if (EnableFastISelVerbose || EnableFastISelAbort) {
|
2010-01-05 09:26:11 +08:00
|
|
|
dbgs() << "FastISel miss: ";
|
2008-09-26 01:21:42 +08:00
|
|
|
BI->dump();
|
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
assert(!EnableFastISelAbort &&
|
2009-07-13 04:07:01 +08:00
|
|
|
"FastISel didn't handle a PHI in a successor");
|
2008-09-30 05:55:50 +08:00
|
|
|
break;
|
|
|
|
}
|
2008-09-26 01:05:24 +08:00
|
|
|
|
2009-12-29 07:41:32 +08:00
|
|
|
SetDebugLoc(MDDbgKind, BI, SDB, FastIS, &MF);
|
2009-12-05 09:29:04 +08:00
|
|
|
|
2010-01-12 12:32:35 +08:00
|
|
|
// Try to select the instruction with FastISel.
|
2009-12-05 08:27:08 +08:00
|
|
|
if (FastIS->SelectInstruction(BI)) {
|
|
|
|
ResetDebugLoc(SDB, FastIS);
|
2008-09-30 05:55:50 +08:00
|
|
|
continue;
|
2009-12-05 08:27:08 +08:00
|
|
|
}
|
2008-09-30 05:55:50 +08:00
|
|
|
|
2009-12-05 08:27:08 +08:00
|
|
|
// Clear out the debug location so that it doesn't carry over to
|
|
|
|
// unrelated instructions.
|
|
|
|
ResetDebugLoc(SDB, FastIS);
|
2008-08-23 10:25:05 +08:00
|
|
|
|
2008-09-30 05:55:50 +08:00
|
|
|
// Then handle certain instructions as single-LLVM-Instruction blocks.
|
|
|
|
if (isa<CallInst>(BI)) {
|
|
|
|
if (EnableFastISelVerbose || EnableFastISelAbort) {
|
2010-01-05 09:26:11 +08:00
|
|
|
dbgs() << "FastISel missed call: ";
|
2008-09-30 05:55:50 +08:00
|
|
|
BI->dump();
|
2008-08-23 10:25:05 +08:00
|
|
|
}
|
|
|
|
|
2010-01-05 21:12:22 +08:00
|
|
|
if (!BI->getType()->isVoidTy()) {
|
2008-09-30 05:55:50 +08:00
|
|
|
unsigned &R = FuncInfo->ValueMap[BI];
|
|
|
|
if (!R)
|
|
|
|
R = FuncInfo->CreateRegForValue(BI);
|
2008-08-23 10:25:05 +08:00
|
|
|
}
|
2008-09-30 05:55:50 +08:00
|
|
|
|
2009-11-20 10:51:26 +08:00
|
|
|
bool HadTailCall = false;
|
2009-12-03 08:50:42 +08:00
|
|
|
SelectBasicBlock(LLVMBB, BI, llvm::next(BI), HadTailCall);
|
2009-11-20 10:51:26 +08:00
|
|
|
|
|
|
|
// If the call was emitted as a tail call, we're done with the block.
|
|
|
|
if (HadTailCall) {
|
|
|
|
BI = End;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2008-10-04 08:56:36 +08:00
|
|
|
// If the instruction was codegen'd with multiple blocks,
|
|
|
|
// inform the FastISel object where to resume inserting.
|
|
|
|
FastIS->setCurrentBlock(BB);
|
2008-09-30 05:55:50 +08:00
|
|
|
continue;
|
2008-08-23 10:25:05 +08:00
|
|
|
}
|
2008-09-30 05:55:50 +08:00
|
|
|
|
|
|
|
// Otherwise, give up on FastISel for the rest of the block.
|
|
|
|
// For now, be a little lenient about non-branch terminators.
|
|
|
|
if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
|
|
|
|
if (EnableFastISelVerbose || EnableFastISelAbort) {
|
2010-01-05 09:26:11 +08:00
|
|
|
dbgs() << "FastISel miss: ";
|
2008-09-30 05:55:50 +08:00
|
|
|
BI->dump();
|
|
|
|
}
|
|
|
|
if (EnableFastISelAbort)
|
|
|
|
// The "fast" selector couldn't handle something and bailed.
|
|
|
|
// For the purpose of debugging, just abort.
|
2009-07-15 00:55:14 +08:00
|
|
|
llvm_unreachable("FastISel didn't select the entire block");
|
2008-09-30 05:55:50 +08:00
|
|
|
}
|
|
|
|
break;
|
2008-08-23 10:25:05 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2008-09-03 04:17:56 +08:00
|
|
|
// Run SelectionDAG instruction selection on the remainder of the block
|
|
|
|
// not handled by FastISel. If FastISel is not run, this is the entire
|
2008-09-04 07:12:08 +08:00
|
|
|
// block.
|
2009-04-16 09:33:10 +08:00
|
|
|
if (BI != End) {
|
2009-11-20 10:51:26 +08:00
|
|
|
bool HadTailCall;
|
|
|
|
SelectBasicBlock(LLVMBB, BI, End, HadTailCall);
|
2009-04-16 09:33:10 +08:00
|
|
|
}
|
2008-08-08 15:27:28 +08:00
|
|
|
|
2008-08-28 07:52:12 +08:00
|
|
|
FinishBasicBlock();
|
2008-08-07 08:43:25 +08:00
|
|
|
}
|
2008-09-30 05:55:50 +08:00
|
|
|
|
|
|
|
delete FastIS;
|
2008-07-08 07:02:41 +08:00
|
|
|
}
|
|
|
|
|
2008-07-29 05:51:04 +08:00
|
|
|
void
|
2008-08-28 07:52:12 +08:00
|
|
|
SelectionDAGISel::FinishBasicBlock() {
|
2005-01-07 15:47:53 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Target-post-processed machine code:\n");
|
2008-08-23 10:25:05 +08:00
|
|
|
DEBUG(BB->dump());
|
2007-04-09 20:31:58 +08:00
|
|
|
|
2010-01-05 09:26:11 +08:00
|
|
|
DEBUG(dbgs() << "Total amount of phi nodes to update: "
|
2009-11-24 02:04:58 +08:00
|
|
|
<< SDB->PHINodesToUpdate.size() << "\n");
|
|
|
|
DEBUG(for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i)
|
2010-01-05 09:26:11 +08:00
|
|
|
dbgs() << "Node " << i << " : ("
|
2009-11-24 02:04:58 +08:00
|
|
|
<< SDB->PHINodesToUpdate[i].first
|
|
|
|
<< ", " << SDB->PHINodesToUpdate[i].second << ")\n");
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2005-03-30 09:10:47 +08:00
|
|
|
// Next, now that we know what the last MBB the LLVM BB expanded is, update
|
2005-01-07 15:47:53 +08:00
|
|
|
// PHI nodes in successors.
|
2009-11-24 02:04:58 +08:00
|
|
|
if (SDB->SwitchCases.empty() &&
|
|
|
|
SDB->JTCases.empty() &&
|
|
|
|
SDB->BitTestCases.empty()) {
|
|
|
|
for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
|
|
|
|
MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
|
2010-02-10 03:54:29 +08:00
|
|
|
assert(PHI->isPHI() &&
|
2006-03-27 09:32:24 +08:00
|
|
|
"This is not a machine PHI node that we are updating!");
|
2009-11-24 02:04:58 +08:00
|
|
|
PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
|
2007-12-30 08:57:42 +08:00
|
|
|
false));
|
|
|
|
PHI->addOperand(MachineOperand::CreateMBB(BB));
|
2006-03-27 09:32:24 +08:00
|
|
|
}
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->PHINodesToUpdate.clear();
|
2006-03-27 09:32:24 +08:00
|
|
|
return;
|
2005-01-07 15:47:53 +08:00
|
|
|
}
|
2007-04-09 20:31:58 +08:00
|
|
|
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
|
2007-04-09 20:31:58 +08:00
|
|
|
// Lower header first, if it wasn't already lowered
|
2009-11-24 02:04:58 +08:00
|
|
|
if (!SDB->BitTestCases[i].Emitted) {
|
2007-04-09 20:31:58 +08:00
|
|
|
// Set the current basic block to the mbb we wish to insert the code into
|
2009-11-24 02:04:58 +08:00
|
|
|
BB = SDB->BitTestCases[i].Parent;
|
|
|
|
SDB->setCurrentBasicBlock(BB);
|
2007-04-09 20:31:58 +08:00
|
|
|
// Emit the code
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visitBitTestHeader(SDB->BitTestCases[i]);
|
|
|
|
CurDAG->setRoot(SDB->getRoot());
|
2008-08-23 10:25:05 +08:00
|
|
|
CodeGenAndEmitDAG();
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->clear();
|
2009-09-20 10:20:51 +08:00
|
|
|
}
|
2007-04-09 20:31:58 +08:00
|
|
|
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
|
2007-04-09 20:31:58 +08:00
|
|
|
// Set the current basic block to the mbb we wish to insert the code into
|
2009-11-24 02:04:58 +08:00
|
|
|
BB = SDB->BitTestCases[i].Cases[j].ThisBB;
|
|
|
|
SDB->setCurrentBasicBlock(BB);
|
2007-04-09 20:31:58 +08:00
|
|
|
// Emit the code
|
|
|
|
if (j+1 != ej)
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visitBitTestCase(SDB->BitTestCases[i].Cases[j+1].ThisBB,
|
|
|
|
SDB->BitTestCases[i].Reg,
|
|
|
|
SDB->BitTestCases[i].Cases[j]);
|
2007-04-09 20:31:58 +08:00
|
|
|
else
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visitBitTestCase(SDB->BitTestCases[i].Default,
|
|
|
|
SDB->BitTestCases[i].Reg,
|
|
|
|
SDB->BitTestCases[i].Cases[j]);
|
2009-09-20 10:20:51 +08:00
|
|
|
|
|
|
|
|
2009-11-24 02:04:58 +08:00
|
|
|
CurDAG->setRoot(SDB->getRoot());
|
2008-08-23 10:25:05 +08:00
|
|
|
CodeGenAndEmitDAG();
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->clear();
|
2007-04-09 20:31:58 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
// Update PHI Nodes
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
|
|
|
|
MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
|
2007-04-09 20:31:58 +08:00
|
|
|
MachineBasicBlock *PHIBB = PHI->getParent();
|
2010-02-10 03:54:29 +08:00
|
|
|
assert(PHI->isPHI() &&
|
2007-04-09 20:31:58 +08:00
|
|
|
"This is not a machine PHI node that we are updating!");
|
|
|
|
// This is "default" BB. We have two jumps to it. From "header" BB and
|
|
|
|
// from last "case" BB.
|
2009-11-24 02:04:58 +08:00
|
|
|
if (PHIBB == SDB->BitTestCases[i].Default) {
|
2010-01-15 08:36:15 +08:00
|
|
|
PHI->addOperand(MachineOperand::
|
|
|
|
CreateReg(SDB->PHINodesToUpdate[pi].second, false));
|
2009-11-24 02:04:58 +08:00
|
|
|
PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Parent));
|
2010-01-15 08:36:15 +08:00
|
|
|
PHI->addOperand(MachineOperand::
|
|
|
|
CreateReg(SDB->PHINodesToUpdate[pi].second, false));
|
2009-11-24 02:04:58 +08:00
|
|
|
PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Cases.
|
2007-12-30 08:57:42 +08:00
|
|
|
back().ThisBB));
|
2007-04-09 20:31:58 +08:00
|
|
|
}
|
|
|
|
// One of "cases" BB.
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
|
2008-08-28 07:52:12 +08:00
|
|
|
j != ej; ++j) {
|
2009-11-24 02:04:58 +08:00
|
|
|
MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
|
2010-01-12 05:02:33 +08:00
|
|
|
if (cBB->isSuccessor(PHIBB)) {
|
2010-01-15 08:36:15 +08:00
|
|
|
PHI->addOperand(MachineOperand::
|
|
|
|
CreateReg(SDB->PHINodesToUpdate[pi].second, false));
|
2007-12-30 08:57:42 +08:00
|
|
|
PHI->addOperand(MachineOperand::CreateMBB(cBB));
|
2007-04-09 20:31:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->BitTestCases.clear();
|
2007-04-09 20:31:58 +08:00
|
|
|
|
2006-04-23 14:26:20 +08:00
|
|
|
// If the JumpTable record is filled in, then we need to emit a jump table.
|
|
|
|
// Updating the PHI nodes is tricky in this case, since we need to determine
|
|
|
|
// whether the PHI is a successor of the range check MBB or the jump table MBB
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
|
2007-03-25 23:07:15 +08:00
|
|
|
// Lower header first, if it wasn't already lowered
|
2009-11-24 02:04:58 +08:00
|
|
|
if (!SDB->JTCases[i].first.Emitted) {
|
2007-03-25 23:07:15 +08:00
|
|
|
// Set the current basic block to the mbb we wish to insert the code into
|
2009-11-24 02:04:58 +08:00
|
|
|
BB = SDB->JTCases[i].first.HeaderBB;
|
|
|
|
SDB->setCurrentBasicBlock(BB);
|
2007-03-25 23:07:15 +08:00
|
|
|
// Emit the code
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first);
|
|
|
|
CurDAG->setRoot(SDB->getRoot());
|
2008-08-23 10:25:05 +08:00
|
|
|
CodeGenAndEmitDAG();
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->clear();
|
2007-04-09 20:31:58 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-04-23 02:53:45 +08:00
|
|
|
// Set the current basic block to the mbb we wish to insert the code into
|
2009-11-24 02:04:58 +08:00
|
|
|
BB = SDB->JTCases[i].second.MBB;
|
|
|
|
SDB->setCurrentBasicBlock(BB);
|
2006-04-23 02:53:45 +08:00
|
|
|
// Emit the code
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visitJumpTable(SDB->JTCases[i].second);
|
|
|
|
CurDAG->setRoot(SDB->getRoot());
|
2008-08-23 10:25:05 +08:00
|
|
|
CodeGenAndEmitDAG();
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->clear();
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-04-23 02:53:45 +08:00
|
|
|
// Update PHI Nodes
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
|
|
|
|
MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
|
2006-04-23 02:53:45 +08:00
|
|
|
MachineBasicBlock *PHIBB = PHI->getParent();
|
2010-02-10 03:54:29 +08:00
|
|
|
assert(PHI->isPHI() &&
|
2006-04-23 02:53:45 +08:00
|
|
|
"This is not a machine PHI node that we are updating!");
|
2007-04-09 20:31:58 +08:00
|
|
|
// "default" BB. We can go there only from header BB.
|
2009-11-24 02:04:58 +08:00
|
|
|
if (PHIBB == SDB->JTCases[i].second.Default) {
|
2009-09-19 17:51:03 +08:00
|
|
|
PHI->addOperand
|
2009-11-24 02:04:58 +08:00
|
|
|
(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
|
2009-09-19 17:51:03 +08:00
|
|
|
PHI->addOperand
|
2009-11-24 02:04:58 +08:00
|
|
|
(MachineOperand::CreateMBB(SDB->JTCases[i].first.HeaderBB));
|
2006-05-03 11:48:02 +08:00
|
|
|
}
|
2007-04-09 20:31:58 +08:00
|
|
|
// JT BB. Just iterate over successors here
|
2010-01-12 05:02:33 +08:00
|
|
|
if (BB->isSuccessor(PHIBB)) {
|
2009-09-19 17:51:03 +08:00
|
|
|
PHI->addOperand
|
2009-11-24 02:04:58 +08:00
|
|
|
(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
|
2007-12-30 08:57:42 +08:00
|
|
|
PHI->addOperand(MachineOperand::CreateMBB(BB));
|
2006-04-23 02:53:45 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->JTCases.clear();
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-23 07:00:53 +08:00
|
|
|
// If the switch block involved a branch to one of the actual successors, we
|
|
|
|
// need to update PHI nodes in that block.
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
|
|
|
|
MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
|
2010-02-10 03:54:29 +08:00
|
|
|
assert(PHI->isPHI() &&
|
2006-10-23 07:00:53 +08:00
|
|
|
"This is not a machine PHI node that we are updating!");
|
|
|
|
if (BB->isSuccessor(PHI->getParent())) {
|
2009-11-24 02:04:58 +08:00
|
|
|
PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
|
2007-12-30 08:57:42 +08:00
|
|
|
false));
|
|
|
|
PHI->addOperand(MachineOperand::CreateMBB(BB));
|
2006-10-23 07:00:53 +08:00
|
|
|
}
|
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-03-27 09:32:24 +08:00
|
|
|
// If we generated any switch lowering information, build and codegen any
|
|
|
|
// additional DAGs necessary.
|
2009-11-24 02:04:58 +08:00
|
|
|
for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
|
2006-03-27 09:32:24 +08:00
|
|
|
// Set the current basic block to the mbb we wish to insert the code into
|
2009-11-24 02:04:58 +08:00
|
|
|
MachineBasicBlock *ThisBB = BB = SDB->SwitchCases[i].ThisBB;
|
|
|
|
SDB->setCurrentBasicBlock(BB);
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-03-27 09:32:24 +08:00
|
|
|
// Emit the code
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->visitSwitchCase(SDB->SwitchCases[i]);
|
|
|
|
CurDAG->setRoot(SDB->getRoot());
|
2008-08-23 10:25:05 +08:00
|
|
|
CodeGenAndEmitDAG();
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-09-07 09:59:34 +08:00
|
|
|
// Handle any PHI nodes in successors of this chunk, as if we were coming
|
|
|
|
// from the original BB before switch expansion. Note that PHI nodes can
|
|
|
|
// occur multiple times in PHINodesToUpdate. We have to be very careful to
|
|
|
|
// handle them the right number of times.
|
2009-11-24 02:04:58 +08:00
|
|
|
while ((BB = SDB->SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
|
2009-09-19 05:02:19 +08:00
|
|
|
// If new BB's are created during scheduling, the edges may have been
|
2009-09-19 17:51:03 +08:00
|
|
|
// updated. That is, the edge from ThisBB to BB may have been split and
|
|
|
|
// BB's predecessor is now another block.
|
2009-09-19 05:02:19 +08:00
|
|
|
DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->EdgeMapping.find(BB);
|
|
|
|
if (EI != SDB->EdgeMapping.end())
|
2009-09-19 05:02:19 +08:00
|
|
|
ThisBB = EI->second;
|
2010-01-12 05:02:33 +08:00
|
|
|
|
|
|
|
// BB may have been removed from the CFG if a branch was constant folded.
|
|
|
|
if (ThisBB->isSuccessor(BB)) {
|
|
|
|
for (MachineBasicBlock::iterator Phi = BB->begin();
|
2010-02-10 03:54:29 +08:00
|
|
|
Phi != BB->end() && Phi->isPHI();
|
2010-01-12 05:02:33 +08:00
|
|
|
++Phi) {
|
|
|
|
// This value for this PHI node is recorded in PHINodesToUpdate.
|
|
|
|
for (unsigned pn = 0; ; ++pn) {
|
|
|
|
assert(pn != SDB->PHINodesToUpdate.size() &&
|
|
|
|
"Didn't find PHI entry!");
|
|
|
|
if (SDB->PHINodesToUpdate[pn].first == Phi) {
|
|
|
|
Phi->addOperand(MachineOperand::
|
|
|
|
CreateReg(SDB->PHINodesToUpdate[pn].second,
|
|
|
|
false));
|
|
|
|
Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
|
|
|
|
break;
|
|
|
|
}
|
2009-09-18 16:26:06 +08:00
|
|
|
}
|
2006-09-07 09:59:34 +08:00
|
|
|
}
|
2006-03-27 09:32:24 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-09-07 09:59:34 +08:00
|
|
|
// Don't process RHS if same block as LHS.
|
2009-11-24 02:04:58 +08:00
|
|
|
if (BB == SDB->SwitchCases[i].FalseBB)
|
|
|
|
SDB->SwitchCases[i].FalseBB = 0;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-09-07 09:59:34 +08:00
|
|
|
// If we haven't handled the RHS, do so now. Otherwise, we're done.
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->SwitchCases[i].TrueBB = SDB->SwitchCases[i].FalseBB;
|
|
|
|
SDB->SwitchCases[i].FalseBB = 0;
|
2006-03-27 09:32:24 +08:00
|
|
|
}
|
2009-11-24 02:04:58 +08:00
|
|
|
assert(SDB->SwitchCases[i].TrueBB == 0 && SDB->SwitchCases[i].FalseBB == 0);
|
|
|
|
SDB->clear();
|
2005-03-30 09:10:47 +08:00
|
|
|
}
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->SwitchCases.clear();
|
2008-08-28 07:52:12 +08:00
|
|
|
|
2009-11-24 02:04:58 +08:00
|
|
|
SDB->PHINodesToUpdate.clear();
|
2005-01-07 15:47:53 +08:00
|
|
|
}
|
2006-01-21 10:32:06 +08:00
|
|
|
|
2006-08-01 22:21:23 +08:00
|
|
|
|
2009-02-07 02:26:51 +08:00
|
|
|
/// Create the scheduler. If a specific scheduler was specified
|
|
|
|
/// via the SchedulerRegistry, use it, otherwise select the
|
|
|
|
/// one preferred by the target.
|
2008-07-15 02:19:29 +08:00
|
|
|
///
|
2009-02-11 12:27:20 +08:00
|
|
|
ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
|
2006-08-02 20:30:23 +08:00
|
|
|
RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-08-01 22:21:23 +08:00
|
|
|
if (!Ctor) {
|
2006-08-02 20:30:23 +08:00
|
|
|
Ctor = ISHeuristic;
|
2006-08-02 03:14:14 +08:00
|
|
|
RegisterScheduler::setDefault(Ctor);
|
2006-01-23 15:01:07 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2009-04-29 08:15:41 +08:00
|
|
|
return Ctor(this, OptLevel);
|
2006-01-21 10:32:06 +08:00
|
|
|
}
|
2006-02-24 10:13:54 +08:00
|
|
|
|
2009-01-16 06:18:12 +08:00
|
|
|
ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
|
|
|
|
return new ScheduleHazardRecognizer();
|
2006-08-02 02:29:48 +08:00
|
|
|
}
|
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Helper functions used by the generated instruction selector.
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Calls to these methods are generated by tblgen.
|
|
|
|
|
|
|
|
/// CheckAndMask - The isel is trying to match something like (and X, 255). If
|
|
|
|
/// the dag combiner simplified the 255, we still want to match. RHS is the
|
|
|
|
/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
|
|
|
|
/// specified in the .td file (e.g. 255).
|
2009-09-20 10:20:51 +08:00
|
|
|
bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
|
2007-07-25 07:00:27 +08:00
|
|
|
int64_t DesiredMaskS) const {
|
2008-02-26 05:11:39 +08:00
|
|
|
const APInt &ActualMask = RHS->getAPIntValue();
|
|
|
|
const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// If the actual mask exactly matches, success!
|
|
|
|
if (ActualMask == DesiredMask)
|
|
|
|
return true;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// If the actual AND mask is allowing unallowed bits, this doesn't match.
|
2008-02-26 05:11:39 +08:00
|
|
|
if (ActualMask.intersects(~DesiredMask))
|
2006-10-11 11:58:02 +08:00
|
|
|
return false;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// Otherwise, the DAG Combiner may have proven that the value coming in is
|
|
|
|
// either already zero or is not demanded. Check for known zero input bits.
|
2008-02-26 05:11:39 +08:00
|
|
|
APInt NeededMask = DesiredMask & ~ActualMask;
|
2007-06-22 22:59:07 +08:00
|
|
|
if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
|
2006-10-11 11:58:02 +08:00
|
|
|
return true;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// TODO: check to see if missing bits are just not demanded.
|
|
|
|
|
|
|
|
// Otherwise, this pattern doesn't match.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// CheckOrMask - The isel is trying to match something like (or X, 255). If
|
|
|
|
/// the dag combiner simplified the 255, we still want to match. RHS is the
|
|
|
|
/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
|
|
|
|
/// specified in the .td file (e.g. 255).
|
2009-09-20 10:20:51 +08:00
|
|
|
bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
|
2008-02-26 05:11:39 +08:00
|
|
|
int64_t DesiredMaskS) const {
|
|
|
|
const APInt &ActualMask = RHS->getAPIntValue();
|
|
|
|
const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// If the actual mask exactly matches, success!
|
|
|
|
if (ActualMask == DesiredMask)
|
|
|
|
return true;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// If the actual AND mask is allowing unallowed bits, this doesn't match.
|
2008-02-26 05:11:39 +08:00
|
|
|
if (ActualMask.intersects(~DesiredMask))
|
2006-10-11 11:58:02 +08:00
|
|
|
return false;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// Otherwise, the DAG Combiner may have proven that the value coming in is
|
|
|
|
// either already zero or is not demanded. Check for known zero input bits.
|
2008-02-26 05:11:39 +08:00
|
|
|
APInt NeededMask = DesiredMask & ~ActualMask;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2008-02-26 05:11:39 +08:00
|
|
|
APInt KnownZero, KnownOne;
|
2007-06-22 22:59:07 +08:00
|
|
|
CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// If all the missing bits in the or are already known to be set, match!
|
|
|
|
if ((NeededMask & KnownOne) == NeededMask)
|
|
|
|
return true;
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// TODO: check to see if missing bits are just not demanded.
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-10-11 11:58:02 +08:00
|
|
|
// Otherwise, this pattern doesn't match.
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
2006-08-02 02:29:48 +08:00
|
|
|
|
2006-02-24 10:13:54 +08:00
|
|
|
/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
|
|
|
|
/// by tblgen. Others should not call it.
|
|
|
|
void SelectionDAGISel::
|
2008-08-23 10:25:05 +08:00
|
|
|
SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
|
2008-07-28 05:46:04 +08:00
|
|
|
std::vector<SDValue> InOps;
|
2006-02-24 10:13:54 +08:00
|
|
|
std::swap(InOps, Ops);
|
|
|
|
|
|
|
|
Ops.push_back(InOps[0]); // input chain.
|
|
|
|
Ops.push_back(InOps[1]); // input asm string.
|
|
|
|
|
|
|
|
unsigned i = 2, e = InOps.size();
|
2009-08-12 04:47:22 +08:00
|
|
|
if (InOps[e-1].getValueType() == MVT::Flag)
|
2006-02-24 10:13:54 +08:00
|
|
|
--e; // Don't process a flag operand if it is here.
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-02-24 10:13:54 +08:00
|
|
|
while (i != e) {
|
2008-09-13 00:56:44 +08:00
|
|
|
unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
|
2008-09-24 09:07:17 +08:00
|
|
|
if ((Flags & 7) != 4 /*MEM*/) {
|
2006-02-24 10:13:54 +08:00
|
|
|
// Just skip over this operand, copying the operands verbatim.
|
2009-03-21 02:03:34 +08:00
|
|
|
Ops.insert(Ops.end(), InOps.begin()+i,
|
|
|
|
InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
|
|
|
|
i += InlineAsm::getNumOperandRegisters(Flags) + 1;
|
2006-02-24 10:13:54 +08:00
|
|
|
} else {
|
2009-03-21 02:03:34 +08:00
|
|
|
assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
|
|
|
|
"Memory operand with multiple values?");
|
2006-02-24 10:13:54 +08:00
|
|
|
// Otherwise, this is a memory operand. Ask the target to select it.
|
2008-07-28 05:46:04 +08:00
|
|
|
std::vector<SDValue> SelOps;
|
2008-08-23 10:25:05 +08:00
|
|
|
if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
|
2009-07-11 21:10:19 +08:00
|
|
|
llvm_report_error("Could not match memory address. Inline asm"
|
|
|
|
" failure!");
|
2006-02-24 10:13:54 +08:00
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-02-24 10:13:54 +08:00
|
|
|
// Add this to the output node.
|
2008-09-24 09:07:17 +08:00
|
|
|
Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
|
2009-12-23 15:32:51 +08:00
|
|
|
MVT::i32));
|
2006-02-24 10:13:54 +08:00
|
|
|
Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
|
|
|
|
i += 2;
|
|
|
|
}
|
|
|
|
}
|
2009-09-20 10:20:51 +08:00
|
|
|
|
2006-02-24 10:13:54 +08:00
|
|
|
// Add the flag input back if present.
|
|
|
|
if (e != InOps.size())
|
|
|
|
Ops.push_back(InOps.back());
|
|
|
|
}
|
2007-05-02 05:15:47 +08:00
|
|
|
|
2009-08-11 06:56:29 +08:00
|
|
|
/// findFlagUse - Return use of EVT::Flag value produced by the specified
|
2009-05-09 02:51:58 +08:00
|
|
|
/// SDNode.
|
|
|
|
///
|
|
|
|
static SDNode *findFlagUse(SDNode *N) {
|
|
|
|
unsigned FlagResNo = N->getNumValues()-1;
|
|
|
|
for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
|
|
|
|
SDUse &Use = I.getUse();
|
|
|
|
if (Use.getResNo() == FlagResNo)
|
|
|
|
return Use.getUser();
|
|
|
|
}
|
|
|
|
return NULL;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
|
|
|
|
/// This function recursively traverses up the operand chain, ignoring
|
|
|
|
/// certain nodes.
|
|
|
|
static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
|
|
|
|
SDNode *Root,
|
|
|
|
SmallPtrSet<SDNode*, 16> &Visited) {
|
2010-02-24 03:32:27 +08:00
|
|
|
// The NodeID's are given uniques ID's where a node ID is guaranteed to be
|
|
|
|
// greater than all of its (recursive) operands. If we scan to a point where
|
|
|
|
// 'use' is smaller than the node we're scanning for, then we know we will
|
|
|
|
// never find it.
|
|
|
|
//
|
|
|
|
// The Use may be -1 (unassigned) if it is a newly allocated node. This can
|
|
|
|
// happen because we scan down to newly selected nodes in the case of flag
|
|
|
|
// uses.
|
|
|
|
if ((Use->getNodeId() < Def->getNodeId() && Use->getNodeId() != -1))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
// Don't revisit nodes if we already scanned it and didn't fail, we know we
|
|
|
|
// won't fail if we scan it again.
|
|
|
|
if (!Visited.insert(Use))
|
2009-05-09 02:51:58 +08:00
|
|
|
return false;
|
|
|
|
|
|
|
|
for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
|
|
|
|
SDNode *N = Use->getOperand(i).getNode();
|
|
|
|
if (N == Def) {
|
|
|
|
if (Use == ImmedUse || Use == Root)
|
|
|
|
continue; // We are not looking for immediate use.
|
|
|
|
assert(N != Root);
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Traverse up the operand chain.
|
|
|
|
if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// isNonImmUse - Start searching from Root up the DAG to check is Def can
|
|
|
|
/// be reached. Return true if that's the case. However, ignore direct uses
|
|
|
|
/// by ImmedUse (which would be U in the example illustrated in
|
2010-02-16 03:41:07 +08:00
|
|
|
/// IsLegalToFold) and by Root (which can happen in the store case).
|
2009-05-09 02:51:58 +08:00
|
|
|
/// FIXME: to be really generic, we should allow direct use by any node
|
|
|
|
/// that is being folded. But realisticly since we only fold loads which
|
|
|
|
/// have one non-chain use, we only need to watch out for load/op/store
|
|
|
|
/// and load/op/cmp case where the root (store / cmp) may reach the load via
|
|
|
|
/// its chain operand.
|
|
|
|
static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
|
|
|
|
SmallPtrSet<SDNode*, 16> Visited;
|
|
|
|
return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
|
|
|
|
}
|
|
|
|
|
2010-02-16 03:41:07 +08:00
|
|
|
/// IsProfitableToFold - Returns true if it's profitable to fold the specific
|
|
|
|
/// operand node N of U during instruction selection that starts at Root.
|
|
|
|
bool SelectionDAGISel::IsProfitableToFold(SDValue N, SDNode *U,
|
|
|
|
SDNode *Root) const {
|
|
|
|
if (OptLevel == CodeGenOpt::None) return false;
|
|
|
|
return N.hasOneUse();
|
|
|
|
}
|
|
|
|
|
|
|
|
/// IsLegalToFold - Returns true if the specific operand node N of
|
|
|
|
/// U can be folded during instruction selection that starts at Root.
|
|
|
|
bool SelectionDAGISel::IsLegalToFold(SDValue N, SDNode *U, SDNode *Root) const {
|
2009-05-09 02:51:58 +08:00
|
|
|
if (OptLevel == CodeGenOpt::None) return false;
|
|
|
|
|
|
|
|
// If Root use can somehow reach N through a path that that doesn't contain
|
|
|
|
// U then folding N would create a cycle. e.g. In the following
|
|
|
|
// diagram, Root can reach N through X. If N is folded into into Root, then
|
|
|
|
// X is both a predecessor and a successor of U.
|
|
|
|
//
|
|
|
|
// [N*] //
|
|
|
|
// ^ ^ //
|
|
|
|
// / \ //
|
|
|
|
// [U*] [X]? //
|
|
|
|
// ^ ^ //
|
|
|
|
// \ / //
|
|
|
|
// \ / //
|
|
|
|
// [Root*] //
|
|
|
|
//
|
|
|
|
// * indicates nodes to be folded together.
|
|
|
|
//
|
|
|
|
// If Root produces a flag, then it gets (even more) interesting. Since it
|
|
|
|
// will be "glued" together with its flag use in the scheduler, we need to
|
|
|
|
// check if it might reach N.
|
|
|
|
//
|
|
|
|
// [N*] //
|
|
|
|
// ^ ^ //
|
|
|
|
// / \ //
|
|
|
|
// [U*] [X]? //
|
|
|
|
// ^ ^ //
|
|
|
|
// \ \ //
|
|
|
|
// \ | //
|
|
|
|
// [Root*] | //
|
|
|
|
// ^ | //
|
|
|
|
// f | //
|
|
|
|
// | / //
|
|
|
|
// [Y] / //
|
|
|
|
// ^ / //
|
|
|
|
// f / //
|
|
|
|
// | / //
|
|
|
|
// [FU] //
|
|
|
|
//
|
|
|
|
// If FU (flag use) indirectly reaches N (the load), and Root folds N
|
|
|
|
// (call it Fold), then X is a predecessor of FU and a successor of
|
|
|
|
// Fold. But since Fold and FU are flagged together, this will create
|
|
|
|
// a cycle in the scheduling graph.
|
|
|
|
|
2009-08-11 06:56:29 +08:00
|
|
|
EVT VT = Root->getValueType(Root->getNumValues()-1);
|
2009-08-12 04:47:22 +08:00
|
|
|
while (VT == MVT::Flag) {
|
2009-05-09 02:51:58 +08:00
|
|
|
SDNode *FU = findFlagUse(Root);
|
|
|
|
if (FU == NULL)
|
|
|
|
break;
|
|
|
|
Root = FU;
|
|
|
|
VT = Root->getValueType(Root->getNumValues()-1);
|
|
|
|
}
|
|
|
|
|
2010-02-16 03:41:07 +08:00
|
|
|
return !isNonImmUse(Root, N.getNode(), U);
|
2009-05-09 02:51:58 +08:00
|
|
|
}
|
|
|
|
|
2010-01-05 09:24:18 +08:00
|
|
|
SDNode *SelectionDAGISel::Select_INLINEASM(SDNode *N) {
|
|
|
|
std::vector<SDValue> Ops(N->op_begin(), N->op_end());
|
2009-10-30 06:30:23 +08:00
|
|
|
SelectInlineAsmMemoryOperands(Ops);
|
|
|
|
|
|
|
|
std::vector<EVT> VTs;
|
|
|
|
VTs.push_back(MVT::Other);
|
|
|
|
VTs.push_back(MVT::Flag);
|
2010-01-05 09:24:18 +08:00
|
|
|
SDValue New = CurDAG->getNode(ISD::INLINEASM, N->getDebugLoc(),
|
2009-10-30 06:30:23 +08:00
|
|
|
VTs, &Ops[0], Ops.size());
|
|
|
|
return New.getNode();
|
|
|
|
}
|
|
|
|
|
2010-01-05 09:24:18 +08:00
|
|
|
SDNode *SelectionDAGISel::Select_UNDEF(SDNode *N) {
|
2010-02-10 03:54:29 +08:00
|
|
|
return CurDAG->SelectNodeTo(N, TargetOpcode::IMPLICIT_DEF,N->getValueType(0));
|
2009-10-30 06:30:23 +08:00
|
|
|
}
|
|
|
|
|
2010-01-05 09:24:18 +08:00
|
|
|
SDNode *SelectionDAGISel::Select_EH_LABEL(SDNode *N) {
|
|
|
|
SDValue Chain = N->getOperand(0);
|
2009-10-30 06:30:23 +08:00
|
|
|
unsigned C = cast<LabelSDNode>(N)->getLabelID();
|
|
|
|
SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
|
2010-02-10 03:54:29 +08:00
|
|
|
return CurDAG->SelectNodeTo(N, TargetOpcode::EH_LABEL,
|
2009-10-30 06:30:23 +08:00
|
|
|
MVT::Other, Tmp, Chain);
|
|
|
|
}
|
|
|
|
|
2010-03-01 06:37:22 +08:00
|
|
|
|
|
|
|
/// ChainNotReachable - Returns true if Chain does not reach Op.
|
|
|
|
static bool ChainNotReachable(SDNode *Chain, SDNode *Op) {
|
|
|
|
if (Chain->getOpcode() == ISD::EntryToken)
|
|
|
|
return true;
|
|
|
|
if (Chain->getOpcode() == ISD::TokenFactor)
|
|
|
|
return false;
|
|
|
|
if (Chain->getNumOperands() > 0) {
|
|
|
|
SDValue C0 = Chain->getOperand(0);
|
|
|
|
if (C0.getValueType() == MVT::Other)
|
|
|
|
return C0.getNode() != Op && ChainNotReachable(C0.getNode(), Op);
|
|
|
|
}
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// IsChainCompatible - Returns true if Chain is Op or Chain does not reach Op.
|
|
|
|
/// This is used to ensure that there are no nodes trapped between Chain, which
|
|
|
|
/// is the first chain node discovered in a pattern and Op, a later node, that
|
|
|
|
/// will not be selected into the pattern.
|
|
|
|
static bool IsChainCompatible(SDNode *Chain, SDNode *Op) {
|
|
|
|
return Chain == Op || ChainNotReachable(Chain, Op);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/// GetVBR - decode a vbr encoding whose top bit is set.
|
|
|
|
ALWAYS_INLINE static uint64_t
|
|
|
|
GetVBR(uint64_t Val, const unsigned char *MatcherTable, unsigned &Idx) {
|
|
|
|
assert(Val >= 128 && "Not a VBR");
|
|
|
|
Val &= 127; // Remove first vbr bit.
|
|
|
|
|
|
|
|
unsigned Shift = 7;
|
|
|
|
uint64_t NextBits;
|
|
|
|
do {
|
2010-03-01 06:38:43 +08:00
|
|
|
NextBits = MatcherTable[Idx++];
|
2010-03-01 06:37:22 +08:00
|
|
|
Val |= (NextBits&127) << Shift;
|
|
|
|
Shift += 7;
|
|
|
|
} while (NextBits & 128);
|
|
|
|
|
|
|
|
return Val;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// ISelUpdater - helper class to handle updates of the
|
|
|
|
/// instruciton selection graph.
|
|
|
|
namespace {
|
|
|
|
class ISelUpdater : public SelectionDAG::DAGUpdateListener {
|
|
|
|
SelectionDAG::allnodes_iterator &ISelPosition;
|
|
|
|
public:
|
|
|
|
explicit ISelUpdater(SelectionDAG::allnodes_iterator &isp)
|
|
|
|
: ISelPosition(isp) {}
|
|
|
|
|
|
|
|
/// NodeDeleted - Handle nodes deleted from the graph. If the
|
|
|
|
/// node being deleted is the current ISelPosition node, update
|
|
|
|
/// ISelPosition.
|
|
|
|
///
|
|
|
|
virtual void NodeDeleted(SDNode *N, SDNode *E) {
|
|
|
|
if (ISelPosition == SelectionDAG::allnodes_iterator(N))
|
|
|
|
++ISelPosition;
|
|
|
|
}
|
|
|
|
|
|
|
|
/// NodeUpdated - Ignore updates for now.
|
|
|
|
virtual void NodeUpdated(SDNode *N) {}
|
|
|
|
};
|
|
|
|
}
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
/// ReplaceUses - replace all uses of the old node F with the use
|
|
|
|
/// of the new node T.
|
|
|
|
static void ReplaceUses(SDValue F, SDValue T) {
|
|
|
|
ISelUpdater ISU(ISelPosition);
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(F, T, &ISU);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/// UpdateChainsAndFlags - When a match is complete, this method updates uses of
|
|
|
|
/// interior flag and chain results to use the new flag and chain results.
|
|
|
|
static void UpdateChainsAndFlags(SDNode *NodeToMatch, SDValue InputChain,
|
|
|
|
const SmallVectorImpl<SDNode*> &ChainNodesMatched,
|
|
|
|
SDValue InputFlag,
|
|
|
|
const SmallVectorImpl<SDNode*> &FlagResultNodesMatched,
|
|
|
|
bool isMorphNodeTo, SelectionDAG *CurDAG) {
|
|
|
|
// Now that all the normal results are replaced, we replace the chain and
|
|
|
|
// flag results if present.
|
|
|
|
if (!ChainNodesMatched.empty()) {
|
|
|
|
assert(InputChain.getNode() != 0 &&
|
|
|
|
"Matched input chains but didn't produce a chain");
|
|
|
|
// Loop over all of the nodes we matched that produced a chain result.
|
|
|
|
// Replace all the chain results with the final chain we ended up with.
|
|
|
|
for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
|
|
|
|
SDNode *ChainNode = ChainNodesMatched[i];
|
|
|
|
|
|
|
|
// Don't replace the results of the root node if we're doing a
|
|
|
|
// MorphNodeTo.
|
|
|
|
if (ChainNode == NodeToMatch && isMorphNodeTo)
|
|
|
|
continue;
|
|
|
|
|
|
|
|
SDValue ChainVal = SDValue(ChainNode, ChainNode->getNumValues()-1);
|
|
|
|
if (ChainVal.getValueType() == MVT::Flag)
|
|
|
|
ChainVal = ChainVal.getValue(ChainVal->getNumValues()-2);
|
|
|
|
assert(ChainVal.getValueType() == MVT::Other && "Not a chain?");
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(ChainVal, InputChain);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If the result produces a flag, update any flag results in the matched
|
|
|
|
// pattern with the flag result.
|
|
|
|
if (InputFlag.getNode() != 0) {
|
|
|
|
// Handle any interior nodes explicitly marked.
|
|
|
|
for (unsigned i = 0, e = FlagResultNodesMatched.size(); i != e; ++i) {
|
|
|
|
SDNode *FRN = FlagResultNodesMatched[i];
|
|
|
|
assert(FRN->getValueType(FRN->getNumValues()-1) == MVT::Flag &&
|
|
|
|
"Doesn't have a flag result");
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(SDValue(FRN, FRN->getNumValues()-1),
|
|
|
|
InputFlag);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
DEBUG(errs() << "ISEL: Match complete!\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
struct MatchScope {
|
|
|
|
/// FailIndex - If this match fails, this is the index to continue with.
|
|
|
|
unsigned FailIndex;
|
|
|
|
|
|
|
|
/// NodeStack - The node stack when the scope was formed.
|
|
|
|
SmallVector<SDValue, 4> NodeStack;
|
|
|
|
|
|
|
|
/// NumRecordedNodes - The number of recorded nodes when the scope was formed.
|
|
|
|
unsigned NumRecordedNodes;
|
|
|
|
|
|
|
|
/// NumMatchedMemRefs - The number of matched memref entries.
|
|
|
|
unsigned NumMatchedMemRefs;
|
|
|
|
|
|
|
|
/// InputChain/InputFlag - The current chain/flag
|
|
|
|
SDValue InputChain, InputFlag;
|
|
|
|
|
|
|
|
/// HasChainNodesMatched - True if the ChainNodesMatched list is non-empty.
|
|
|
|
bool HasChainNodesMatched, HasFlagResultNodesMatched;
|
|
|
|
};
|
|
|
|
|
|
|
|
SDNode *SelectionDAGISel::
|
|
|
|
SelectCodeCommon(SDNode *NodeToMatch, const unsigned char *MatcherTable,
|
|
|
|
unsigned TableSize) {
|
|
|
|
// FIXME: Should these even be selected? Handle these cases in the caller?
|
|
|
|
switch (NodeToMatch->getOpcode()) {
|
|
|
|
default:
|
|
|
|
break;
|
|
|
|
case ISD::EntryToken: // These nodes remain the same.
|
|
|
|
case ISD::BasicBlock:
|
|
|
|
case ISD::Register:
|
|
|
|
case ISD::HANDLENODE:
|
|
|
|
case ISD::TargetConstant:
|
|
|
|
case ISD::TargetConstantFP:
|
|
|
|
case ISD::TargetConstantPool:
|
|
|
|
case ISD::TargetFrameIndex:
|
|
|
|
case ISD::TargetExternalSymbol:
|
|
|
|
case ISD::TargetBlockAddress:
|
|
|
|
case ISD::TargetJumpTable:
|
|
|
|
case ISD::TargetGlobalTLSAddress:
|
|
|
|
case ISD::TargetGlobalAddress:
|
|
|
|
case ISD::TokenFactor:
|
|
|
|
case ISD::CopyFromReg:
|
|
|
|
case ISD::CopyToReg:
|
|
|
|
return 0;
|
|
|
|
case ISD::AssertSext:
|
|
|
|
case ISD::AssertZext:
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch, 0),
|
|
|
|
NodeToMatch->getOperand(0));
|
|
|
|
return 0;
|
|
|
|
case ISD::INLINEASM: return Select_INLINEASM(NodeToMatch);
|
|
|
|
case ISD::EH_LABEL: return Select_EH_LABEL(NodeToMatch);
|
|
|
|
case ISD::UNDEF: return Select_UNDEF(NodeToMatch);
|
|
|
|
}
|
|
|
|
|
|
|
|
assert(!NodeToMatch->isMachineOpcode() && "Node already selected!");
|
|
|
|
|
|
|
|
// Set up the node stack with NodeToMatch as the only node on the stack.
|
|
|
|
SmallVector<SDValue, 8> NodeStack;
|
|
|
|
SDValue N = SDValue(NodeToMatch, 0);
|
|
|
|
NodeStack.push_back(N);
|
|
|
|
|
|
|
|
// MatchScopes - Scopes used when matching, if a match failure happens, this
|
|
|
|
// indicates where to continue checking.
|
|
|
|
SmallVector<MatchScope, 8> MatchScopes;
|
|
|
|
|
|
|
|
// RecordedNodes - This is the set of nodes that have been recorded by the
|
|
|
|
// state machine.
|
|
|
|
SmallVector<SDValue, 8> RecordedNodes;
|
|
|
|
|
|
|
|
// MatchedMemRefs - This is the set of MemRef's we've seen in the input
|
|
|
|
// pattern.
|
|
|
|
SmallVector<MachineMemOperand*, 2> MatchedMemRefs;
|
|
|
|
|
|
|
|
// These are the current input chain and flag for use when generating nodes.
|
|
|
|
// Various Emit operations change these. For example, emitting a copytoreg
|
|
|
|
// uses and updates these.
|
|
|
|
SDValue InputChain, InputFlag;
|
|
|
|
|
|
|
|
// ChainNodesMatched - If a pattern matches nodes that have input/output
|
|
|
|
// chains, the OPC_EmitMergeInputChains operation is emitted which indicates
|
|
|
|
// which ones they are. The result is captured into this list so that we can
|
|
|
|
// update the chain results when the pattern is complete.
|
|
|
|
SmallVector<SDNode*, 3> ChainNodesMatched;
|
|
|
|
SmallVector<SDNode*, 3> FlagResultNodesMatched;
|
|
|
|
|
|
|
|
DEBUG(errs() << "ISEL: Starting pattern match on root node: ";
|
|
|
|
NodeToMatch->dump(CurDAG);
|
|
|
|
errs() << '\n');
|
|
|
|
|
|
|
|
// Interpreter starts at opcode #0.
|
|
|
|
unsigned MatcherIndex = 0;
|
|
|
|
while (1) {
|
|
|
|
assert(MatcherIndex < TableSize && "Invalid index");
|
|
|
|
BuiltinOpcodes Opcode = (BuiltinOpcodes)MatcherTable[MatcherIndex++];
|
|
|
|
switch (Opcode) {
|
|
|
|
case OPC_Scope: {
|
|
|
|
unsigned NumToSkip = MatcherTable[MatcherIndex++];
|
|
|
|
if (NumToSkip & 128)
|
|
|
|
NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex);
|
|
|
|
assert(NumToSkip != 0 &&
|
|
|
|
"First entry of OPC_Scope shouldn't be 0, scope has no children?");
|
|
|
|
|
|
|
|
// Push a MatchScope which indicates where to go if the first child fails
|
|
|
|
// to match.
|
|
|
|
MatchScope NewEntry;
|
|
|
|
NewEntry.FailIndex = MatcherIndex+NumToSkip;
|
|
|
|
NewEntry.NodeStack.append(NodeStack.begin(), NodeStack.end());
|
|
|
|
NewEntry.NumRecordedNodes = RecordedNodes.size();
|
|
|
|
NewEntry.NumMatchedMemRefs = MatchedMemRefs.size();
|
|
|
|
NewEntry.InputChain = InputChain;
|
|
|
|
NewEntry.InputFlag = InputFlag;
|
|
|
|
NewEntry.HasChainNodesMatched = !ChainNodesMatched.empty();
|
|
|
|
NewEntry.HasFlagResultNodesMatched = !FlagResultNodesMatched.empty();
|
|
|
|
MatchScopes.push_back(NewEntry);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_RecordNode:
|
|
|
|
// Remember this node, it may end up being an operand in the pattern.
|
|
|
|
RecordedNodes.push_back(N);
|
|
|
|
continue;
|
|
|
|
|
|
|
|
case OPC_RecordChild0: case OPC_RecordChild1:
|
|
|
|
case OPC_RecordChild2: case OPC_RecordChild3:
|
|
|
|
case OPC_RecordChild4: case OPC_RecordChild5:
|
|
|
|
case OPC_RecordChild6: case OPC_RecordChild7: {
|
|
|
|
unsigned ChildNo = Opcode-OPC_RecordChild0;
|
|
|
|
if (ChildNo >= N.getNumOperands())
|
|
|
|
break; // Match fails if out of range child #.
|
|
|
|
|
|
|
|
RecordedNodes.push_back(N->getOperand(ChildNo));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_RecordMemRef:
|
|
|
|
MatchedMemRefs.push_back(cast<MemSDNode>(N)->getMemOperand());
|
|
|
|
continue;
|
|
|
|
|
|
|
|
case OPC_CaptureFlagInput:
|
|
|
|
// If the current node has an input flag, capture it in InputFlag.
|
|
|
|
if (N->getNumOperands() != 0 &&
|
|
|
|
N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag)
|
|
|
|
InputFlag = N->getOperand(N->getNumOperands()-1);
|
|
|
|
continue;
|
|
|
|
|
|
|
|
case OPC_MoveChild: {
|
|
|
|
unsigned ChildNo = MatcherTable[MatcherIndex++];
|
|
|
|
if (ChildNo >= N.getNumOperands())
|
|
|
|
break; // Match fails if out of range child #.
|
|
|
|
N = N.getOperand(ChildNo);
|
|
|
|
NodeStack.push_back(N);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_MoveParent:
|
|
|
|
// Pop the current node off the NodeStack.
|
|
|
|
NodeStack.pop_back();
|
|
|
|
assert(!NodeStack.empty() && "Node stack imbalance!");
|
|
|
|
N = NodeStack.back();
|
|
|
|
continue;
|
|
|
|
|
|
|
|
case OPC_CheckSame: {
|
|
|
|
// Accept if it is exactly the same as a previously recorded node.
|
|
|
|
unsigned RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
if (N != RecordedNodes[RecNo]) break;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_CheckPatternPredicate:
|
|
|
|
if (!CheckPatternPredicate(MatcherTable[MatcherIndex++])) break;
|
|
|
|
continue;
|
|
|
|
case OPC_CheckPredicate:
|
|
|
|
if (!CheckNodePredicate(N.getNode(), MatcherTable[MatcherIndex++])) break;
|
|
|
|
continue;
|
|
|
|
case OPC_CheckComplexPat:
|
|
|
|
if (!CheckComplexPattern(NodeToMatch, N,
|
|
|
|
MatcherTable[MatcherIndex++], RecordedNodes))
|
|
|
|
break;
|
|
|
|
continue;
|
|
|
|
case OPC_CheckOpcode:
|
|
|
|
if (N->getOpcode() != MatcherTable[MatcherIndex++]) break;
|
|
|
|
continue;
|
|
|
|
|
2010-03-01 14:59:22 +08:00
|
|
|
case OPC_SwitchOpcode: {
|
|
|
|
unsigned CurNodeOpcode = N.getOpcode();
|
|
|
|
|
|
|
|
unsigned SwitchStart = MatcherIndex-1;
|
|
|
|
|
|
|
|
unsigned CaseSize;
|
|
|
|
while (1) {
|
|
|
|
// Get the size of this case.
|
|
|
|
CaseSize = MatcherTable[MatcherIndex++];
|
|
|
|
if (CaseSize & 128)
|
|
|
|
CaseSize = GetVBR(CaseSize, MatcherTable, MatcherIndex);
|
|
|
|
if (CaseSize == 0) break;
|
|
|
|
|
|
|
|
// If the opcode matches, then we will execute this case.
|
|
|
|
if (CurNodeOpcode == MatcherTable[MatcherIndex++])
|
|
|
|
break;
|
|
|
|
|
|
|
|
// Otherwise, skip over this case.
|
|
|
|
MatcherIndex += CaseSize;
|
|
|
|
}
|
|
|
|
|
|
|
|
// If we failed to match, bail out.
|
|
|
|
if (CaseSize == 0) break;
|
|
|
|
|
|
|
|
// Otherwise, execute the case we found.
|
|
|
|
DEBUG(errs() << " OpcodeSwitch from " << SwitchStart
|
|
|
|
<< " to " << MatcherIndex << "\n");
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2010-03-01 06:37:22 +08:00
|
|
|
case OPC_CheckType: {
|
|
|
|
MVT::SimpleValueType VT =
|
|
|
|
(MVT::SimpleValueType)MatcherTable[MatcherIndex++];
|
|
|
|
if (N.getValueType() != VT) {
|
|
|
|
// Handle the case when VT is iPTR.
|
|
|
|
if (VT != MVT::iPTR || N.getValueType() != TLI.getPointerTy())
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_CheckChild0Type: case OPC_CheckChild1Type:
|
|
|
|
case OPC_CheckChild2Type: case OPC_CheckChild3Type:
|
|
|
|
case OPC_CheckChild4Type: case OPC_CheckChild5Type:
|
|
|
|
case OPC_CheckChild6Type: case OPC_CheckChild7Type: {
|
|
|
|
unsigned ChildNo = Opcode-OPC_CheckChild0Type;
|
|
|
|
if (ChildNo >= N.getNumOperands())
|
|
|
|
break; // Match fails if out of range child #.
|
|
|
|
|
|
|
|
MVT::SimpleValueType VT =
|
|
|
|
(MVT::SimpleValueType)MatcherTable[MatcherIndex++];
|
|
|
|
EVT ChildVT = N.getOperand(ChildNo).getValueType();
|
|
|
|
if (ChildVT != VT) {
|
|
|
|
// Handle the case when VT is iPTR.
|
|
|
|
if (VT != MVT::iPTR || ChildVT != TLI.getPointerTy())
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_CheckCondCode:
|
|
|
|
if (cast<CondCodeSDNode>(N)->get() !=
|
|
|
|
(ISD::CondCode)MatcherTable[MatcherIndex++]) break;
|
|
|
|
continue;
|
|
|
|
case OPC_CheckValueType: {
|
|
|
|
MVT::SimpleValueType VT =
|
|
|
|
(MVT::SimpleValueType)MatcherTable[MatcherIndex++];
|
|
|
|
if (cast<VTSDNode>(N)->getVT() != VT) {
|
|
|
|
// Handle the case when VT is iPTR.
|
|
|
|
if (VT != MVT::iPTR || cast<VTSDNode>(N)->getVT() != TLI.getPointerTy())
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_CheckInteger: {
|
|
|
|
int64_t Val = MatcherTable[MatcherIndex++];
|
|
|
|
if (Val & 128)
|
|
|
|
Val = GetVBR(Val, MatcherTable, MatcherIndex);
|
|
|
|
|
|
|
|
ConstantSDNode *C = dyn_cast<ConstantSDNode>(N);
|
|
|
|
if (C == 0 || C->getSExtValue() != Val)
|
|
|
|
break;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_CheckAndImm: {
|
|
|
|
int64_t Val = MatcherTable[MatcherIndex++];
|
|
|
|
if (Val & 128)
|
|
|
|
Val = GetVBR(Val, MatcherTable, MatcherIndex);
|
|
|
|
|
|
|
|
if (N->getOpcode() != ISD::AND) break;
|
|
|
|
ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
|
|
|
|
if (C == 0 || !CheckAndMask(N.getOperand(0), C, Val))
|
|
|
|
break;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_CheckOrImm: {
|
|
|
|
int64_t Val = MatcherTable[MatcherIndex++];
|
|
|
|
if (Val & 128)
|
|
|
|
Val = GetVBR(Val, MatcherTable, MatcherIndex);
|
|
|
|
|
|
|
|
if (N->getOpcode() != ISD::OR) break;
|
|
|
|
|
|
|
|
ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
|
|
|
|
if (C == 0 || !CheckOrMask(N.getOperand(0), C, Val))
|
|
|
|
break;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_CheckFoldableChainNode: {
|
|
|
|
assert(NodeStack.size() != 1 && "No parent node");
|
|
|
|
// Verify that all intermediate nodes between the root and this one have
|
|
|
|
// a single use.
|
|
|
|
bool HasMultipleUses = false;
|
|
|
|
for (unsigned i = 1, e = NodeStack.size()-1; i != e; ++i)
|
|
|
|
if (!NodeStack[i].hasOneUse()) {
|
|
|
|
HasMultipleUses = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (HasMultipleUses) break;
|
|
|
|
|
|
|
|
// Check to see that the target thinks this is profitable to fold and that
|
|
|
|
// we can fold it without inducing cycles in the graph.
|
|
|
|
if (!IsProfitableToFold(N, NodeStack[NodeStack.size()-2].getNode(),
|
|
|
|
NodeToMatch) ||
|
|
|
|
!IsLegalToFold(N, NodeStack[NodeStack.size()-2].getNode(),
|
|
|
|
NodeToMatch))
|
|
|
|
break;
|
|
|
|
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_CheckChainCompatible: {
|
|
|
|
unsigned PrevNode = MatcherTable[MatcherIndex++];
|
|
|
|
assert(PrevNode < RecordedNodes.size() && "Invalid CheckChainCompatible");
|
|
|
|
SDValue PrevChainedNode = RecordedNodes[PrevNode];
|
|
|
|
SDValue ThisChainedNode = RecordedNodes.back();
|
|
|
|
|
|
|
|
// We have two nodes with chains, verify that their input chains are good.
|
|
|
|
assert(PrevChainedNode.getOperand(0).getValueType() == MVT::Other &&
|
|
|
|
ThisChainedNode.getOperand(0).getValueType() == MVT::Other &&
|
|
|
|
"Invalid chained nodes");
|
|
|
|
|
|
|
|
if (!IsChainCompatible(// Input chain of the previous node.
|
|
|
|
PrevChainedNode.getOperand(0).getNode(),
|
|
|
|
// Node with chain.
|
|
|
|
ThisChainedNode.getNode()))
|
|
|
|
break;
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_EmitInteger: {
|
|
|
|
MVT::SimpleValueType VT =
|
|
|
|
(MVT::SimpleValueType)MatcherTable[MatcherIndex++];
|
|
|
|
int64_t Val = MatcherTable[MatcherIndex++];
|
|
|
|
if (Val & 128)
|
|
|
|
Val = GetVBR(Val, MatcherTable, MatcherIndex);
|
|
|
|
RecordedNodes.push_back(CurDAG->getTargetConstant(Val, VT));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
case OPC_EmitRegister: {
|
|
|
|
MVT::SimpleValueType VT =
|
|
|
|
(MVT::SimpleValueType)MatcherTable[MatcherIndex++];
|
|
|
|
unsigned RegNo = MatcherTable[MatcherIndex++];
|
|
|
|
RecordedNodes.push_back(CurDAG->getRegister(RegNo, VT));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_EmitConvertToTarget: {
|
|
|
|
// Convert from IMM/FPIMM to target version.
|
|
|
|
unsigned RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
SDValue Imm = RecordedNodes[RecNo];
|
|
|
|
|
|
|
|
if (Imm->getOpcode() == ISD::Constant) {
|
|
|
|
int64_t Val = cast<ConstantSDNode>(Imm)->getZExtValue();
|
|
|
|
Imm = CurDAG->getTargetConstant(Val, Imm.getValueType());
|
|
|
|
} else if (Imm->getOpcode() == ISD::ConstantFP) {
|
|
|
|
const ConstantFP *Val=cast<ConstantFPSDNode>(Imm)->getConstantFPValue();
|
|
|
|
Imm = CurDAG->getTargetConstantFP(*Val, Imm.getValueType());
|
|
|
|
}
|
|
|
|
|
|
|
|
RecordedNodes.push_back(Imm);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_EmitMergeInputChains: {
|
|
|
|
assert(InputChain.getNode() == 0 &&
|
|
|
|
"EmitMergeInputChains should be the first chain producing node");
|
|
|
|
// This node gets a list of nodes we matched in the input that have
|
|
|
|
// chains. We want to token factor all of the input chains to these nodes
|
|
|
|
// together. However, if any of the input chains is actually one of the
|
|
|
|
// nodes matched in this pattern, then we have an intra-match reference.
|
|
|
|
// Ignore these because the newly token factored chain should not refer to
|
|
|
|
// the old nodes.
|
|
|
|
unsigned NumChains = MatcherTable[MatcherIndex++];
|
|
|
|
assert(NumChains != 0 && "Can't TF zero chains");
|
|
|
|
|
|
|
|
assert(ChainNodesMatched.empty() &&
|
|
|
|
"Should only have one EmitMergeInputChains per match");
|
|
|
|
|
|
|
|
// Handle the first chain.
|
|
|
|
unsigned RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
ChainNodesMatched.push_back(RecordedNodes[RecNo].getNode());
|
|
|
|
|
|
|
|
// If the chained node is not the root, we can't fold it if it has
|
|
|
|
// multiple uses.
|
|
|
|
// FIXME: What if other value results of the node have uses not matched by
|
|
|
|
// this pattern?
|
|
|
|
if (ChainNodesMatched.back() != NodeToMatch &&
|
|
|
|
!RecordedNodes[RecNo].hasOneUse()) {
|
|
|
|
ChainNodesMatched.clear();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
// The common case here is that we have exactly one chain, which is really
|
|
|
|
// cheap to handle, just do it.
|
|
|
|
if (NumChains == 1) {
|
|
|
|
InputChain = RecordedNodes[RecNo].getOperand(0);
|
|
|
|
assert(InputChain.getValueType() == MVT::Other && "Not a chain");
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Read all of the chained nodes.
|
|
|
|
for (unsigned i = 1; i != NumChains; ++i) {
|
|
|
|
RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
ChainNodesMatched.push_back(RecordedNodes[RecNo].getNode());
|
|
|
|
|
|
|
|
// FIXME: What if other value results of the node have uses not matched
|
|
|
|
// by this pattern?
|
|
|
|
if (ChainNodesMatched.back() != NodeToMatch &&
|
|
|
|
!RecordedNodes[RecNo].hasOneUse()) {
|
|
|
|
ChainNodesMatched.clear();
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Walk all the chained nodes, adding the input chains if they are not in
|
|
|
|
// ChainedNodes (and this, not in the matched pattern). This is an N^2
|
|
|
|
// algorithm, but # chains is usually 2 here, at most 3 for MSP430.
|
|
|
|
SmallVector<SDValue, 3> InputChains;
|
|
|
|
for (unsigned i = 0, e = ChainNodesMatched.size(); i != e; ++i) {
|
|
|
|
SDValue InChain = ChainNodesMatched[i]->getOperand(0);
|
|
|
|
assert(InChain.getValueType() == MVT::Other && "Not a chain");
|
|
|
|
bool Invalid = false;
|
|
|
|
for (unsigned j = 0; j != e; ++j)
|
|
|
|
Invalid |= ChainNodesMatched[j] == InChain.getNode();
|
|
|
|
if (!Invalid)
|
|
|
|
InputChains.push_back(InChain);
|
|
|
|
}
|
|
|
|
|
|
|
|
SDValue Res;
|
|
|
|
if (InputChains.size() == 1)
|
|
|
|
InputChain = InputChains[0];
|
|
|
|
else
|
|
|
|
InputChain = CurDAG->getNode(ISD::TokenFactor,
|
|
|
|
NodeToMatch->getDebugLoc(), MVT::Other,
|
|
|
|
&InputChains[0], InputChains.size());
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_EmitCopyToReg: {
|
|
|
|
unsigned RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
unsigned DestPhysReg = MatcherTable[MatcherIndex++];
|
|
|
|
|
|
|
|
if (InputChain.getNode() == 0)
|
|
|
|
InputChain = CurDAG->getEntryNode();
|
|
|
|
|
|
|
|
InputChain = CurDAG->getCopyToReg(InputChain, NodeToMatch->getDebugLoc(),
|
|
|
|
DestPhysReg, RecordedNodes[RecNo],
|
|
|
|
InputFlag);
|
|
|
|
|
|
|
|
InputFlag = InputChain.getValue(1);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_EmitNodeXForm: {
|
|
|
|
unsigned XFormNo = MatcherTable[MatcherIndex++];
|
|
|
|
unsigned RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
RecordedNodes.push_back(RunSDNodeXForm(RecordedNodes[RecNo], XFormNo));
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_EmitNode:
|
|
|
|
case OPC_MorphNodeTo: {
|
2010-03-01 06:38:43 +08:00
|
|
|
uint16_t TargetOpc = MatcherTable[MatcherIndex++];
|
|
|
|
TargetOpc |= (unsigned short)MatcherTable[MatcherIndex++] << 8;
|
2010-03-01 06:37:22 +08:00
|
|
|
unsigned EmitNodeInfo = MatcherTable[MatcherIndex++];
|
|
|
|
// Get the result VT list.
|
|
|
|
unsigned NumVTs = MatcherTable[MatcherIndex++];
|
|
|
|
SmallVector<EVT, 4> VTs;
|
|
|
|
for (unsigned i = 0; i != NumVTs; ++i) {
|
|
|
|
MVT::SimpleValueType VT =
|
|
|
|
(MVT::SimpleValueType)MatcherTable[MatcherIndex++];
|
|
|
|
if (VT == MVT::iPTR) VT = TLI.getPointerTy().SimpleTy;
|
|
|
|
VTs.push_back(VT);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (EmitNodeInfo & OPFL_Chain)
|
|
|
|
VTs.push_back(MVT::Other);
|
|
|
|
if (EmitNodeInfo & OPFL_FlagOutput)
|
|
|
|
VTs.push_back(MVT::Flag);
|
|
|
|
|
|
|
|
// FIXME: Use faster version for the common 'one VT' case?
|
|
|
|
SDVTList VTList = CurDAG->getVTList(VTs.data(), VTs.size());
|
|
|
|
|
|
|
|
// Get the operand list.
|
|
|
|
unsigned NumOps = MatcherTable[MatcherIndex++];
|
|
|
|
SmallVector<SDValue, 8> Ops;
|
|
|
|
for (unsigned i = 0; i != NumOps; ++i) {
|
|
|
|
unsigned RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
if (RecNo & 128)
|
|
|
|
RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex);
|
|
|
|
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid EmitNode");
|
|
|
|
Ops.push_back(RecordedNodes[RecNo]);
|
|
|
|
}
|
|
|
|
|
|
|
|
// If there are variadic operands to add, handle them now.
|
|
|
|
if (EmitNodeInfo & OPFL_VariadicInfo) {
|
|
|
|
// Determine the start index to copy from.
|
|
|
|
unsigned FirstOpToCopy = getNumFixedFromVariadicInfo(EmitNodeInfo);
|
|
|
|
FirstOpToCopy += (EmitNodeInfo & OPFL_Chain) ? 1 : 0;
|
|
|
|
assert(NodeToMatch->getNumOperands() >= FirstOpToCopy &&
|
|
|
|
"Invalid variadic node");
|
|
|
|
// Copy all of the variadic operands, not including a potential flag
|
|
|
|
// input.
|
|
|
|
for (unsigned i = FirstOpToCopy, e = NodeToMatch->getNumOperands();
|
|
|
|
i != e; ++i) {
|
|
|
|
SDValue V = NodeToMatch->getOperand(i);
|
|
|
|
if (V.getValueType() == MVT::Flag) break;
|
|
|
|
Ops.push_back(V);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If this has chain/flag inputs, add them.
|
|
|
|
if (EmitNodeInfo & OPFL_Chain)
|
|
|
|
Ops.push_back(InputChain);
|
|
|
|
if ((EmitNodeInfo & OPFL_FlagInput) && InputFlag.getNode() != 0)
|
|
|
|
Ops.push_back(InputFlag);
|
|
|
|
|
|
|
|
// Create the node.
|
|
|
|
SDNode *Res = 0;
|
|
|
|
if (Opcode != OPC_MorphNodeTo) {
|
|
|
|
// If this is a normal EmitNode command, just create the new node and
|
|
|
|
// add the results to the RecordedNodes list.
|
|
|
|
Res = CurDAG->getMachineNode(TargetOpc, NodeToMatch->getDebugLoc(),
|
|
|
|
VTList, Ops.data(), Ops.size());
|
|
|
|
|
|
|
|
// Add all the non-flag/non-chain results to the RecordedNodes list.
|
|
|
|
for (unsigned i = 0, e = VTs.size(); i != e; ++i) {
|
|
|
|
if (VTs[i] == MVT::Other || VTs[i] == MVT::Flag) break;
|
|
|
|
RecordedNodes.push_back(SDValue(Res, i));
|
|
|
|
}
|
|
|
|
|
|
|
|
} else {
|
|
|
|
// It is possible we're using MorphNodeTo to replace a node with no
|
|
|
|
// normal results with one that has a normal result (or we could be
|
|
|
|
// adding a chain) and the input could have flags and chains as well.
|
|
|
|
// In this case we need to shifting the operands down.
|
|
|
|
// FIXME: This is a horrible hack and broken in obscure cases, no worse
|
|
|
|
// than the old isel though. We should sink this into MorphNodeTo.
|
|
|
|
int OldFlagResultNo = -1, OldChainResultNo = -1;
|
|
|
|
|
|
|
|
unsigned NTMNumResults = NodeToMatch->getNumValues();
|
|
|
|
if (NodeToMatch->getValueType(NTMNumResults-1) == MVT::Flag) {
|
|
|
|
OldFlagResultNo = NTMNumResults-1;
|
|
|
|
if (NTMNumResults != 1 &&
|
|
|
|
NodeToMatch->getValueType(NTMNumResults-2) == MVT::Other)
|
|
|
|
OldChainResultNo = NTMNumResults-2;
|
|
|
|
} else if (NodeToMatch->getValueType(NTMNumResults-1) == MVT::Other)
|
|
|
|
OldChainResultNo = NTMNumResults-1;
|
|
|
|
|
|
|
|
Res = CurDAG->MorphNodeTo(NodeToMatch, ~TargetOpc, VTList,
|
|
|
|
Ops.data(), Ops.size());
|
|
|
|
|
|
|
|
// MorphNodeTo can operate in two ways: if an existing node with the
|
|
|
|
// specified operands exists, it can just return it. Otherwise, it
|
|
|
|
// updates the node in place to have the requested operands.
|
|
|
|
if (Res == NodeToMatch) {
|
|
|
|
// If we updated the node in place, reset the node ID. To the isel,
|
|
|
|
// this should be just like a newly allocated machine node.
|
|
|
|
Res->setNodeId(-1);
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned ResNumResults = Res->getNumValues();
|
|
|
|
// Move the flag if needed.
|
|
|
|
if ((EmitNodeInfo & OPFL_FlagOutput) && OldFlagResultNo != -1 &&
|
|
|
|
(unsigned)OldFlagResultNo != ResNumResults-1)
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch,
|
|
|
|
OldFlagResultNo),
|
|
|
|
SDValue(Res, ResNumResults-1));
|
|
|
|
|
|
|
|
if ((EmitNodeInfo & OPFL_FlagOutput) != 0)
|
|
|
|
--ResNumResults;
|
|
|
|
|
|
|
|
// Move the chain reference if needed.
|
|
|
|
if ((EmitNodeInfo & OPFL_Chain) && OldChainResultNo != -1 &&
|
|
|
|
(unsigned)OldChainResultNo != ResNumResults-1)
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch,
|
|
|
|
OldChainResultNo),
|
|
|
|
SDValue(Res, ResNumResults-1));
|
|
|
|
|
|
|
|
if (Res != NodeToMatch) {
|
|
|
|
// Otherwise, no replacement happened because the node already exists.
|
|
|
|
CurDAG->ReplaceAllUsesWith(NodeToMatch, Res);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If the node had chain/flag results, update our notion of the current
|
|
|
|
// chain and flag.
|
|
|
|
if (VTs.back() == MVT::Flag) {
|
|
|
|
InputFlag = SDValue(Res, VTs.size()-1);
|
|
|
|
if (EmitNodeInfo & OPFL_Chain)
|
|
|
|
InputChain = SDValue(Res, VTs.size()-2);
|
|
|
|
} else if (EmitNodeInfo & OPFL_Chain)
|
|
|
|
InputChain = SDValue(Res, VTs.size()-1);
|
|
|
|
|
|
|
|
// If the OPFL_MemRefs flag is set on this node, slap all of the
|
|
|
|
// accumulated memrefs onto it.
|
|
|
|
//
|
|
|
|
// FIXME: This is vastly incorrect for patterns with multiple outputs
|
|
|
|
// instructions that access memory and for ComplexPatterns that match
|
|
|
|
// loads.
|
|
|
|
if (EmitNodeInfo & OPFL_MemRefs) {
|
|
|
|
MachineSDNode::mmo_iterator MemRefs =
|
|
|
|
MF->allocateMemRefsArray(MatchedMemRefs.size());
|
|
|
|
std::copy(MatchedMemRefs.begin(), MatchedMemRefs.end(), MemRefs);
|
|
|
|
cast<MachineSDNode>(Res)
|
|
|
|
->setMemRefs(MemRefs, MemRefs + MatchedMemRefs.size());
|
|
|
|
}
|
|
|
|
|
|
|
|
DEBUG(errs() << " "
|
|
|
|
<< (Opcode == OPC_MorphNodeTo ? "Morphed" : "Created")
|
|
|
|
<< " node: "; Res->dump(CurDAG); errs() << "\n");
|
|
|
|
|
|
|
|
// If this was a MorphNodeTo then we're completely done!
|
|
|
|
if (Opcode == OPC_MorphNodeTo) {
|
|
|
|
// Update chain and flag uses.
|
|
|
|
UpdateChainsAndFlags(NodeToMatch, InputChain, ChainNodesMatched,
|
|
|
|
InputFlag, FlagResultNodesMatched, true, CurDAG);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_MarkFlagResults: {
|
|
|
|
unsigned NumNodes = MatcherTable[MatcherIndex++];
|
|
|
|
|
|
|
|
// Read and remember all the flag-result nodes.
|
|
|
|
for (unsigned i = 0; i != NumNodes; ++i) {
|
|
|
|
unsigned RecNo = MatcherTable[MatcherIndex++];
|
|
|
|
if (RecNo & 128)
|
|
|
|
RecNo = GetVBR(RecNo, MatcherTable, MatcherIndex);
|
|
|
|
|
|
|
|
assert(RecNo < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
FlagResultNodesMatched.push_back(RecordedNodes[RecNo].getNode());
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
case OPC_CompleteMatch: {
|
|
|
|
// The match has been completed, and any new nodes (if any) have been
|
|
|
|
// created. Patch up references to the matched dag to use the newly
|
|
|
|
// created nodes.
|
|
|
|
unsigned NumResults = MatcherTable[MatcherIndex++];
|
|
|
|
|
|
|
|
for (unsigned i = 0; i != NumResults; ++i) {
|
|
|
|
unsigned ResSlot = MatcherTable[MatcherIndex++];
|
|
|
|
if (ResSlot & 128)
|
|
|
|
ResSlot = GetVBR(ResSlot, MatcherTable, MatcherIndex);
|
|
|
|
|
|
|
|
assert(ResSlot < RecordedNodes.size() && "Invalid CheckSame");
|
|
|
|
SDValue Res = RecordedNodes[ResSlot];
|
|
|
|
|
|
|
|
// FIXME2: Eliminate this horrible hack by fixing the 'Gen' program
|
|
|
|
// after (parallel) on input patterns are removed. This would also
|
|
|
|
// allow us to stop encoding #results in OPC_CompleteMatch's table
|
|
|
|
// entry.
|
|
|
|
if (NodeToMatch->getNumValues() <= i ||
|
|
|
|
NodeToMatch->getValueType(i) == MVT::Other ||
|
|
|
|
NodeToMatch->getValueType(i) == MVT::Flag)
|
|
|
|
break;
|
|
|
|
assert((NodeToMatch->getValueType(i) == Res.getValueType() ||
|
|
|
|
NodeToMatch->getValueType(i) == MVT::iPTR ||
|
|
|
|
Res.getValueType() == MVT::iPTR ||
|
|
|
|
NodeToMatch->getValueType(i).getSizeInBits() ==
|
|
|
|
Res.getValueType().getSizeInBits()) &&
|
|
|
|
"invalid replacement");
|
|
|
|
CurDAG->ReplaceAllUsesOfValueWith(SDValue(NodeToMatch, i), Res);
|
|
|
|
}
|
|
|
|
|
|
|
|
// If the root node defines a flag, add it to the flag nodes to update
|
|
|
|
// list.
|
|
|
|
if (NodeToMatch->getValueType(NodeToMatch->getNumValues()-1) == MVT::Flag)
|
|
|
|
FlagResultNodesMatched.push_back(NodeToMatch);
|
|
|
|
|
|
|
|
// Update chain and flag uses.
|
|
|
|
UpdateChainsAndFlags(NodeToMatch, InputChain, ChainNodesMatched,
|
|
|
|
InputFlag, FlagResultNodesMatched, false, CurDAG);
|
|
|
|
|
|
|
|
assert(NodeToMatch->use_empty() &&
|
|
|
|
"Didn't replace all uses of the node?");
|
|
|
|
|
|
|
|
// FIXME: We just return here, which interacts correctly with SelectRoot
|
|
|
|
// above. We should fix this to not return an SDNode* anymore.
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// If the code reached this point, then the match failed. See if there is
|
|
|
|
// another child to try in the current 'Scope', otherwise pop it until we
|
|
|
|
// find a case to check.
|
|
|
|
while (1) {
|
|
|
|
if (MatchScopes.empty()) {
|
|
|
|
CannotYetSelect(NodeToMatch);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Restore the interpreter state back to the point where the scope was
|
|
|
|
// formed.
|
|
|
|
MatchScope &LastScope = MatchScopes.back();
|
|
|
|
RecordedNodes.resize(LastScope.NumRecordedNodes);
|
|
|
|
NodeStack.clear();
|
|
|
|
NodeStack.append(LastScope.NodeStack.begin(), LastScope.NodeStack.end());
|
|
|
|
N = NodeStack.back();
|
|
|
|
|
|
|
|
DEBUG(errs() << " Match failed at index " << MatcherIndex
|
|
|
|
<< " continuing at " << LastScope.FailIndex << "\n");
|
|
|
|
|
|
|
|
if (LastScope.NumMatchedMemRefs != MatchedMemRefs.size())
|
|
|
|
MatchedMemRefs.resize(LastScope.NumMatchedMemRefs);
|
|
|
|
MatcherIndex = LastScope.FailIndex;
|
|
|
|
|
|
|
|
InputChain = LastScope.InputChain;
|
|
|
|
InputFlag = LastScope.InputFlag;
|
|
|
|
if (!LastScope.HasChainNodesMatched)
|
|
|
|
ChainNodesMatched.clear();
|
|
|
|
if (!LastScope.HasFlagResultNodesMatched)
|
|
|
|
FlagResultNodesMatched.clear();
|
|
|
|
|
|
|
|
// Check to see what the offset is at the new MatcherIndex. If it is zero
|
|
|
|
// we have reached the end of this scope, otherwise we have another child
|
|
|
|
// in the current scope to try.
|
|
|
|
unsigned NumToSkip = MatcherTable[MatcherIndex++];
|
|
|
|
if (NumToSkip & 128)
|
|
|
|
NumToSkip = GetVBR(NumToSkip, MatcherTable, MatcherIndex);
|
|
|
|
|
|
|
|
// If we have another child in this scope to match, update FailIndex and
|
|
|
|
// try it.
|
|
|
|
if (NumToSkip != 0) {
|
|
|
|
LastScope.FailIndex = MatcherIndex+NumToSkip;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
// End of this scope, pop it and try the next child in the containing
|
|
|
|
// scope.
|
|
|
|
MatchScopes.pop_back();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
2010-01-05 09:24:18 +08:00
|
|
|
void SelectionDAGISel::CannotYetSelect(SDNode *N) {
|
2010-02-17 14:28:22 +08:00
|
|
|
if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN ||
|
|
|
|
N->getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
|
|
|
|
N->getOpcode() == ISD::INTRINSIC_VOID)
|
|
|
|
return CannotYetSelectIntrinsic(N);
|
|
|
|
|
2009-10-30 06:30:23 +08:00
|
|
|
std::string msg;
|
|
|
|
raw_string_ostream Msg(msg);
|
|
|
|
Msg << "Cannot yet select: ";
|
2010-01-20 04:37:34 +08:00
|
|
|
N->printrFull(Msg, CurDAG);
|
2009-10-30 06:30:23 +08:00
|
|
|
llvm_report_error(Msg.str());
|
|
|
|
}
|
|
|
|
|
2010-01-05 09:24:18 +08:00
|
|
|
void SelectionDAGISel::CannotYetSelectIntrinsic(SDNode *N) {
|
2010-01-05 09:26:11 +08:00
|
|
|
dbgs() << "Cannot yet select: ";
|
2009-10-30 06:30:23 +08:00
|
|
|
unsigned iid =
|
2010-01-15 08:36:15 +08:00
|
|
|
cast<ConstantSDNode>(N->getOperand(N->getOperand(0).getValueType() ==
|
|
|
|
MVT::Other))->getZExtValue();
|
2009-10-30 06:30:23 +08:00
|
|
|
if (iid < Intrinsic::num_intrinsics)
|
2010-01-15 08:36:15 +08:00
|
|
|
llvm_report_error("Cannot yet select: intrinsic %" +
|
|
|
|
Intrinsic::getName((Intrinsic::ID)iid));
|
2009-10-30 06:30:23 +08:00
|
|
|
else if (const TargetIntrinsicInfo *tii = TM.getIntrinsicInfo())
|
|
|
|
llvm_report_error(Twine("Cannot yet select: target intrinsic %") +
|
|
|
|
tii->getName(iid));
|
|
|
|
}
|
2009-05-09 02:51:58 +08:00
|
|
|
|
2007-05-03 09:11:54 +08:00
|
|
|
char SelectionDAGISel::ID = 0;
|