2010-12-08 11:26:16 +08:00
|
|
|
//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
//
|
|
|
|
// This file defines the RAGreedy function pass for register allocation in
|
|
|
|
// optimized builds.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
#define DEBUG_TYPE "regalloc"
|
2010-12-11 06:21:05 +08:00
|
|
|
#include "AllocationOrder.h"
|
2011-04-02 14:03:35 +08:00
|
|
|
#include "InterferenceCache.h"
|
2011-04-06 05:40:37 +08:00
|
|
|
#include "LiveDebugVariables.h"
|
2012-06-21 06:52:26 +08:00
|
|
|
#include "LiveRegMatrix.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
#include "RegAllocBase.h"
|
|
|
|
#include "Spiller.h"
|
2011-01-19 05:13:27 +08:00
|
|
|
#include "SpillPlacement.h"
|
2010-12-16 07:46:13 +08:00
|
|
|
#include "SplitKit.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
#include "VirtRegMap.h"
|
2011-02-18 06:53:48 +08:00
|
|
|
#include "llvm/ADT/Statistic.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
#include "llvm/Analysis/AliasAnalysis.h"
|
|
|
|
#include "llvm/PassAnalysisSupport.h"
|
|
|
|
#include "llvm/CodeGen/CalcSpillWeights.h"
|
2011-01-19 05:13:27 +08:00
|
|
|
#include "llvm/CodeGen/EdgeBundles.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
#include "llvm/CodeGen/LiveIntervalAnalysis.h"
|
2012-04-03 06:44:18 +08:00
|
|
|
#include "llvm/CodeGen/LiveRangeEdit.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
#include "llvm/CodeGen/LiveStackAnalysis.h"
|
2010-12-18 07:16:32 +08:00
|
|
|
#include "llvm/CodeGen/MachineDominators.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
#include "llvm/CodeGen/MachineFunctionPass.h"
|
|
|
|
#include "llvm/CodeGen/MachineLoopInfo.h"
|
|
|
|
#include "llvm/CodeGen/MachineRegisterInfo.h"
|
|
|
|
#include "llvm/CodeGen/Passes.h"
|
|
|
|
#include "llvm/CodeGen/RegAllocRegistry.h"
|
|
|
|
#include "llvm/Target/TargetOptions.h"
|
2011-07-27 07:41:46 +08:00
|
|
|
#include "llvm/Support/CommandLine.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
#include "llvm/Support/Debug.h"
|
|
|
|
#include "llvm/Support/ErrorHandling.h"
|
|
|
|
#include "llvm/Support/raw_ostream.h"
|
2010-12-11 08:19:56 +08:00
|
|
|
#include "llvm/Support/Timer.h"
|
2010-12-08 11:26:16 +08:00
|
|
|
|
2011-02-23 07:01:52 +08:00
|
|
|
#include <queue>
|
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
using namespace llvm;
|
|
|
|
|
2011-02-18 06:53:48 +08:00
|
|
|
STATISTIC(NumGlobalSplits, "Number of split global live ranges");
|
|
|
|
STATISTIC(NumLocalSplits, "Number of split local live ranges");
|
|
|
|
STATISTIC(NumEvicted, "Number of interferences evicted");
|
|
|
|
|
Add an interface for SplitKit complement spill modes.
SplitKit always computes a complement live range to cover the places
where the original live range was live, but no explicit region has been
allocated.
Currently, the complement live range is created to be as small as
possible - it never overlaps any of the regions. This minimizes
register pressure, but if the complement is going to be spilled anyway,
that is not very important. The spiller will eliminate redundant
spills, and hoist others by making the spill slot live range overlap
some of the regions created by splitting. Stack slots are cheap.
This patch adds the interface to enable spill modes in SplitKit. In
spill mode, SplitKit will assume that the complement is going to spill,
so it will allow it to overlap regions in order to avoid back-copies.
By doing some of the spiller's work early, the complement live range
becomes simpler. In some cases, it can become much simpler because no
extra PHI-defs are required. This will speed up both splitting and
spilling.
This is only the interface to enable spill modes, no implementation yet.
llvm-svn: 139500
2011-09-13 00:49:21 +08:00
|
|
|
static cl::opt<SplitEditor::ComplementSpillMode>
|
|
|
|
SplitSpillMode("split-spill-mode", cl::Hidden,
|
|
|
|
cl::desc("Spill mode for splitting live ranges"),
|
|
|
|
cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
|
|
|
|
clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
|
|
|
|
clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed"),
|
|
|
|
clEnumValEnd),
|
|
|
|
cl::init(SplitEditor::SM_Partition));
|
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
|
|
|
|
createGreedyRegisterAllocator);
|
|
|
|
|
|
|
|
namespace {
|
2011-03-09 08:57:29 +08:00
|
|
|
class RAGreedy : public MachineFunctionPass,
|
|
|
|
public RegAllocBase,
|
|
|
|
private LiveRangeEdit::Delegate {
|
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
// context
|
|
|
|
MachineFunction *MF;
|
|
|
|
|
|
|
|
// analyses
|
2011-01-19 05:13:27 +08:00
|
|
|
SlotIndexes *Indexes;
|
2010-12-18 07:16:32 +08:00
|
|
|
MachineDominatorTree *DomTree;
|
2010-12-16 07:46:13 +08:00
|
|
|
MachineLoopInfo *Loops;
|
2011-01-19 05:13:27 +08:00
|
|
|
EdgeBundles *Bundles;
|
|
|
|
SpillPlacement *SpillPlacer;
|
2011-05-07 02:00:02 +08:00
|
|
|
LiveDebugVariables *DebugVars;
|
2010-12-18 07:16:32 +08:00
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
// state
|
|
|
|
std::auto_ptr<Spiller> SpillerInstance;
|
2011-02-23 07:01:52 +08:00
|
|
|
std::priority_queue<std::pair<unsigned, unsigned> > Queue;
|
2011-07-02 09:37:09 +08:00
|
|
|
unsigned NextCascade;
|
2011-03-02 05:10:07 +08:00
|
|
|
|
|
|
|
// Live ranges pass through a number of stages as we try to allocate them.
|
|
|
|
// Some of the stages may also create new live ranges:
|
|
|
|
//
|
|
|
|
// - Region splitting.
|
|
|
|
// - Per-block splitting.
|
|
|
|
// - Local splitting.
|
|
|
|
// - Spilling.
|
|
|
|
//
|
|
|
|
// Ranges produced by one of the stages skip the previous stages when they are
|
|
|
|
// dequeued. This improves performance because we can skip interference checks
|
|
|
|
// that are unlikely to give any results. It also guarantees that the live
|
|
|
|
// range splitting algorithm terminates, something that is otherwise hard to
|
|
|
|
// ensure.
|
|
|
|
enum LiveRangeStage {
|
2011-07-25 23:25:41 +08:00
|
|
|
/// Newly created live range that has never been queued.
|
|
|
|
RS_New,
|
|
|
|
|
|
|
|
/// Only attempt assignment and eviction. Then requeue as RS_Split.
|
|
|
|
RS_Assign,
|
|
|
|
|
|
|
|
/// Attempt live range splitting if assignment is impossible.
|
|
|
|
RS_Split,
|
|
|
|
|
2011-07-25 23:25:43 +08:00
|
|
|
/// Attempt more aggressive live range splitting that is guaranteed to make
|
|
|
|
/// progress. This is used for split products that may not be making
|
|
|
|
/// progress.
|
|
|
|
RS_Split2,
|
|
|
|
|
2011-07-25 23:25:41 +08:00
|
|
|
/// Live range will be spilled. No more splitting will be attempted.
|
|
|
|
RS_Spill,
|
|
|
|
|
|
|
|
/// There is nothing more we can do to this live range. Abort compilation
|
|
|
|
/// if it can't be assigned.
|
|
|
|
RS_Done
|
2011-03-02 05:10:07 +08:00
|
|
|
};
|
|
|
|
|
2011-05-26 07:58:36 +08:00
|
|
|
static const char *const StageName[];
|
|
|
|
|
2011-07-02 09:37:09 +08:00
|
|
|
// RegInfo - Keep additional information about each live range.
|
|
|
|
struct RegInfo {
|
|
|
|
LiveRangeStage Stage;
|
|
|
|
|
|
|
|
// Cascade - Eviction loop prevention. See canEvictInterference().
|
|
|
|
unsigned Cascade;
|
|
|
|
|
|
|
|
RegInfo() : Stage(RS_New), Cascade(0) {}
|
|
|
|
};
|
|
|
|
|
|
|
|
IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
|
2011-03-02 05:10:07 +08:00
|
|
|
|
|
|
|
LiveRangeStage getStage(const LiveInterval &VirtReg) const {
|
2011-07-02 09:37:09 +08:00
|
|
|
return ExtraRegInfo[VirtReg.reg].Stage;
|
|
|
|
}
|
|
|
|
|
|
|
|
void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
|
|
|
|
ExtraRegInfo.resize(MRI->getNumVirtRegs());
|
|
|
|
ExtraRegInfo[VirtReg.reg].Stage = Stage;
|
2011-03-02 05:10:07 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
template<typename Iterator>
|
|
|
|
void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
|
2011-07-02 09:37:09 +08:00
|
|
|
ExtraRegInfo.resize(MRI->getNumVirtRegs());
|
2011-03-30 10:52:39 +08:00
|
|
|
for (;Begin != End; ++Begin) {
|
|
|
|
unsigned Reg = (*Begin)->reg;
|
2011-07-02 09:37:09 +08:00
|
|
|
if (ExtraRegInfo[Reg].Stage == RS_New)
|
|
|
|
ExtraRegInfo[Reg].Stage = NewStage;
|
2011-03-30 10:52:39 +08:00
|
|
|
}
|
2011-03-02 05:10:07 +08:00
|
|
|
}
|
2010-12-08 11:26:16 +08:00
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
/// Cost of evicting interference.
|
|
|
|
struct EvictionCost {
|
|
|
|
unsigned BrokenHints; ///< Total number of broken hints.
|
|
|
|
float MaxWeight; ///< Maximum spill weight evicted.
|
|
|
|
|
|
|
|
EvictionCost(unsigned B = 0) : BrokenHints(B), MaxWeight(0) {}
|
|
|
|
|
|
|
|
bool operator<(const EvictionCost &O) const {
|
|
|
|
if (BrokenHints != O.BrokenHints)
|
|
|
|
return BrokenHints < O.BrokenHints;
|
|
|
|
return MaxWeight < O.MaxWeight;
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
2011-01-19 05:13:27 +08:00
|
|
|
// splitting state.
|
2011-03-02 05:10:07 +08:00
|
|
|
std::auto_ptr<SplitAnalysis> SA;
|
2011-03-03 09:29:13 +08:00
|
|
|
std::auto_ptr<SplitEditor> SE;
|
2011-01-19 05:13:27 +08:00
|
|
|
|
2011-04-02 14:03:38 +08:00
|
|
|
/// Cached per-block interference maps
|
|
|
|
InterferenceCache IntfCache;
|
|
|
|
|
2011-04-08 01:27:46 +08:00
|
|
|
/// All basic blocks where the current register has uses.
|
2011-03-05 09:10:31 +08:00
|
|
|
SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
|
2011-01-19 05:13:27 +08:00
|
|
|
|
2011-03-05 09:10:31 +08:00
|
|
|
/// Global live range splitting candidate info.
|
|
|
|
struct GlobalSplitCandidate {
|
2011-07-27 07:41:46 +08:00
|
|
|
// Register intended for assignment, or 0.
|
2011-03-05 09:10:31 +08:00
|
|
|
unsigned PhysReg;
|
2011-07-27 07:41:46 +08:00
|
|
|
|
|
|
|
// SplitKit interval index for this candidate.
|
|
|
|
unsigned IntvIdx;
|
|
|
|
|
|
|
|
// Interference for PhysReg.
|
2011-07-14 08:17:10 +08:00
|
|
|
InterferenceCache::Cursor Intf;
|
2011-07-27 07:41:46 +08:00
|
|
|
|
|
|
|
// Bundles where this candidate should be live.
|
2011-03-05 09:10:31 +08:00
|
|
|
BitVector LiveBundles;
|
2011-04-13 05:30:53 +08:00
|
|
|
SmallVector<unsigned, 8> ActiveBlocks;
|
|
|
|
|
2011-07-14 08:17:10 +08:00
|
|
|
void reset(InterferenceCache &Cache, unsigned Reg) {
|
2011-04-13 05:30:53 +08:00
|
|
|
PhysReg = Reg;
|
2011-07-27 07:41:46 +08:00
|
|
|
IntvIdx = 0;
|
2011-07-14 08:17:10 +08:00
|
|
|
Intf.setPhysReg(Cache, Reg);
|
2011-04-13 05:30:53 +08:00
|
|
|
LiveBundles.clear();
|
|
|
|
ActiveBlocks.clear();
|
|
|
|
}
|
2011-07-27 07:41:46 +08:00
|
|
|
|
|
|
|
// Set B[i] = C for every live bundle where B[i] was NoCand.
|
|
|
|
unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
|
|
|
|
unsigned Count = 0;
|
|
|
|
for (int i = LiveBundles.find_first(); i >= 0;
|
|
|
|
i = LiveBundles.find_next(i))
|
|
|
|
if (B[i] == NoCand) {
|
|
|
|
B[i] = C;
|
|
|
|
Count++;
|
|
|
|
}
|
|
|
|
return Count;
|
|
|
|
}
|
2011-03-05 09:10:31 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/// Candidate info for for each PhysReg in AllocationOrder.
|
|
|
|
/// This vector never shrinks, but grows to the size of the largest register
|
|
|
|
/// class.
|
|
|
|
SmallVector<GlobalSplitCandidate, 32> GlobalCand;
|
|
|
|
|
2011-07-27 07:41:46 +08:00
|
|
|
enum { NoCand = ~0u };
|
|
|
|
|
|
|
|
/// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
|
|
|
|
/// NoCand which indicates the stack interval.
|
|
|
|
SmallVector<unsigned, 32> BundleCand;
|
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
public:
|
|
|
|
RAGreedy();
|
|
|
|
|
|
|
|
/// Return the pass name.
|
|
|
|
virtual const char* getPassName() const {
|
2010-12-11 08:19:56 +08:00
|
|
|
return "Greedy Register Allocator";
|
2010-12-08 11:26:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// RAGreedy analysis usage.
|
|
|
|
virtual void getAnalysisUsage(AnalysisUsage &AU) const;
|
|
|
|
virtual void releaseMemory();
|
|
|
|
virtual Spiller &spiller() { return *SpillerInstance; }
|
2011-02-23 07:01:52 +08:00
|
|
|
virtual void enqueue(LiveInterval *LI);
|
|
|
|
virtual LiveInterval *dequeue();
|
2011-01-20 06:11:48 +08:00
|
|
|
virtual unsigned selectOrSplit(LiveInterval&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-08 11:26:16 +08:00
|
|
|
|
|
|
|
/// Perform register allocation.
|
|
|
|
virtual bool runOnMachineFunction(MachineFunction &mf);
|
|
|
|
|
|
|
|
static char ID;
|
2010-12-10 02:15:21 +08:00
|
|
|
|
|
|
|
private:
|
2011-03-13 09:23:11 +08:00
|
|
|
bool LRE_CanEraseVirtReg(unsigned);
|
2011-03-17 06:56:16 +08:00
|
|
|
void LRE_WillShrinkVirtReg(unsigned);
|
2011-03-30 10:52:39 +08:00
|
|
|
void LRE_DidCloneVirtReg(unsigned, unsigned);
|
2011-03-09 08:57:29 +08:00
|
|
|
|
2011-04-23 06:47:40 +08:00
|
|
|
float calcSpillCost();
|
2011-04-09 10:59:09 +08:00
|
|
|
bool addSplitConstraints(InterferenceCache::Cursor, float&);
|
|
|
|
void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
|
2011-07-14 08:17:10 +08:00
|
|
|
void growRegion(GlobalSplitCandidate &Cand);
|
|
|
|
float calcGlobalSplitCost(GlobalSplitCandidate&);
|
2011-07-23 11:41:57 +08:00
|
|
|
bool calcCompactRegion(GlobalSplitCandidate&);
|
2011-07-27 07:41:46 +08:00
|
|
|
void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
|
2011-02-18 03:13:53 +08:00
|
|
|
void calcGapWeights(unsigned, SmallVectorImpl<float>&);
|
2011-07-09 04:46:18 +08:00
|
|
|
bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
|
|
|
|
bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
|
|
|
|
void evictInterference(LiveInterval&, unsigned,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-14 08:37:44 +08:00
|
|
|
|
2011-04-21 02:19:48 +08:00
|
|
|
unsigned tryAssign(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2011-02-23 08:29:52 +08:00
|
|
|
unsigned tryEvict(LiveInterval&, AllocationOrder&,
|
2011-04-21 02:19:48 +08:00
|
|
|
SmallVectorImpl<LiveInterval*>&, unsigned = ~0u);
|
2011-01-19 05:13:27 +08:00
|
|
|
unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2011-08-06 07:04:18 +08:00
|
|
|
unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2012-05-24 06:37:27 +08:00
|
|
|
unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2011-02-18 03:13:53 +08:00
|
|
|
unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-14 08:37:44 +08:00
|
|
|
unsigned trySplit(LiveInterval&, AllocationOrder&,
|
|
|
|
SmallVectorImpl<LiveInterval*>&);
|
2010-12-08 11:26:16 +08:00
|
|
|
};
|
|
|
|
} // end anonymous namespace
|
|
|
|
|
|
|
|
char RAGreedy::ID = 0;
|
|
|
|
|
2011-05-26 07:58:36 +08:00
|
|
|
#ifndef NDEBUG
|
|
|
|
const char *const RAGreedy::StageName[] = {
|
2011-07-25 23:25:41 +08:00
|
|
|
"RS_New",
|
|
|
|
"RS_Assign",
|
|
|
|
"RS_Split",
|
2011-07-25 23:25:43 +08:00
|
|
|
"RS_Split2",
|
2011-07-25 23:25:41 +08:00
|
|
|
"RS_Spill",
|
|
|
|
"RS_Done"
|
2011-05-26 07:58:36 +08:00
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2011-04-23 06:47:40 +08:00
|
|
|
// Hysteresis to use when comparing floats.
|
|
|
|
// This helps stabilize decisions based on float comparisons.
|
|
|
|
const float Hysteresis = 0.98f;
|
|
|
|
|
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
FunctionPass* llvm::createGreedyRegisterAllocator() {
|
|
|
|
return new RAGreedy();
|
|
|
|
}
|
|
|
|
|
2011-07-02 09:37:09 +08:00
|
|
|
RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
|
2011-04-06 05:40:37 +08:00
|
|
|
initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
|
2011-01-19 05:13:27 +08:00
|
|
|
initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
|
2010-12-08 11:26:16 +08:00
|
|
|
initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
|
2011-06-27 06:34:10 +08:00
|
|
|
initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
|
2012-01-17 14:55:03 +08:00
|
|
|
initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
|
2010-12-08 11:26:16 +08:00
|
|
|
initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeLiveStacksPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
|
2012-06-21 06:52:26 +08:00
|
|
|
initializeLiveRegMatrixPass(*PassRegistry::getPassRegistry());
|
2011-01-19 05:13:27 +08:00
|
|
|
initializeEdgeBundlesPass(*PassRegistry::getPassRegistry());
|
|
|
|
initializeSpillPlacementPass(*PassRegistry::getPassRegistry());
|
2010-12-08 11:26:16 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
|
|
|
|
AU.setPreservesCFG();
|
|
|
|
AU.addRequired<AliasAnalysis>();
|
|
|
|
AU.addPreserved<AliasAnalysis>();
|
|
|
|
AU.addRequired<LiveIntervals>();
|
2012-06-09 07:44:45 +08:00
|
|
|
AU.addPreserved<LiveIntervals>();
|
2011-01-19 05:13:27 +08:00
|
|
|
AU.addRequired<SlotIndexes>();
|
2010-12-08 11:26:16 +08:00
|
|
|
AU.addPreserved<SlotIndexes>();
|
2011-04-06 05:40:37 +08:00
|
|
|
AU.addRequired<LiveDebugVariables>();
|
|
|
|
AU.addPreserved<LiveDebugVariables>();
|
2010-12-08 11:26:16 +08:00
|
|
|
AU.addRequired<CalculateSpillWeights>();
|
|
|
|
AU.addRequired<LiveStacks>();
|
|
|
|
AU.addPreserved<LiveStacks>();
|
2010-12-18 07:16:32 +08:00
|
|
|
AU.addRequired<MachineDominatorTree>();
|
|
|
|
AU.addPreserved<MachineDominatorTree>();
|
2010-12-08 11:26:16 +08:00
|
|
|
AU.addRequired<MachineLoopInfo>();
|
|
|
|
AU.addPreserved<MachineLoopInfo>();
|
|
|
|
AU.addRequired<VirtRegMap>();
|
|
|
|
AU.addPreserved<VirtRegMap>();
|
2012-06-21 06:52:26 +08:00
|
|
|
AU.addRequired<LiveRegMatrix>();
|
|
|
|
AU.addPreserved<LiveRegMatrix>();
|
2011-01-19 05:13:27 +08:00
|
|
|
AU.addRequired<EdgeBundles>();
|
|
|
|
AU.addRequired<SpillPlacement>();
|
2010-12-08 11:26:16 +08:00
|
|
|
MachineFunctionPass::getAnalysisUsage(AU);
|
|
|
|
}
|
|
|
|
|
2011-03-09 08:57:29 +08:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// LiveRangeEdit delegate methods
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2011-03-13 09:23:11 +08:00
|
|
|
bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
|
2012-06-21 06:52:26 +08:00
|
|
|
if (VRM->hasPhys(VirtReg)) {
|
|
|
|
Matrix->unassign(LIS->getInterval(VirtReg));
|
2011-03-13 09:23:11 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
// Unassigned virtreg is probably in the priority queue.
|
|
|
|
// RegAllocBase will erase it after dequeueing.
|
|
|
|
return false;
|
|
|
|
}
|
2011-03-09 08:57:29 +08:00
|
|
|
|
2011-03-17 06:56:16 +08:00
|
|
|
void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
|
2012-06-21 06:52:26 +08:00
|
|
|
if (!VRM->hasPhys(VirtReg))
|
2011-03-17 06:56:16 +08:00
|
|
|
return;
|
|
|
|
|
|
|
|
// Register is assigned, put it back on the queue for reassignment.
|
|
|
|
LiveInterval &LI = LIS->getInterval(VirtReg);
|
2012-06-21 06:52:26 +08:00
|
|
|
Matrix->unassign(LI);
|
2011-03-17 06:56:16 +08:00
|
|
|
enqueue(&LI);
|
|
|
|
}
|
|
|
|
|
2011-03-30 10:52:39 +08:00
|
|
|
void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
|
2011-09-15 01:34:37 +08:00
|
|
|
// Cloning a register we haven't even heard about yet? Just ignore it.
|
|
|
|
if (!ExtraRegInfo.inBounds(Old))
|
|
|
|
return;
|
|
|
|
|
2011-03-30 10:52:39 +08:00
|
|
|
// LRE may clone a virtual register because dead code elimination causes it to
|
2011-07-26 08:54:56 +08:00
|
|
|
// be split into connected components. The new components are much smaller
|
|
|
|
// than the original, so they should get a new chance at being assigned.
|
2011-03-30 10:52:39 +08:00
|
|
|
// same stage as the parent.
|
2011-07-26 08:54:56 +08:00
|
|
|
ExtraRegInfo[Old].Stage = RS_Assign;
|
2011-07-02 09:37:09 +08:00
|
|
|
ExtraRegInfo.grow(New);
|
|
|
|
ExtraRegInfo[New] = ExtraRegInfo[Old];
|
2011-03-30 10:52:39 +08:00
|
|
|
}
|
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
void RAGreedy::releaseMemory() {
|
|
|
|
SpillerInstance.reset(0);
|
2011-07-02 09:37:09 +08:00
|
|
|
ExtraRegInfo.clear();
|
2011-04-13 05:30:53 +08:00
|
|
|
GlobalCand.clear();
|
2010-12-08 11:26:16 +08:00
|
|
|
}
|
|
|
|
|
2011-02-23 07:01:52 +08:00
|
|
|
void RAGreedy::enqueue(LiveInterval *LI) {
|
|
|
|
// Prioritize live ranges by size, assigning larger ranges first.
|
|
|
|
// The queue holds (size, reg) pairs.
|
2011-02-25 07:21:36 +08:00
|
|
|
const unsigned Size = LI->getSize();
|
|
|
|
const unsigned Reg = LI->reg;
|
2011-02-23 07:01:52 +08:00
|
|
|
assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
|
|
|
|
"Can only enqueue virtual registers");
|
2011-02-25 07:21:36 +08:00
|
|
|
unsigned Prio;
|
2010-12-09 06:57:16 +08:00
|
|
|
|
2011-07-02 09:37:09 +08:00
|
|
|
ExtraRegInfo.grow(Reg);
|
|
|
|
if (ExtraRegInfo[Reg].Stage == RS_New)
|
2011-07-25 23:25:41 +08:00
|
|
|
ExtraRegInfo[Reg].Stage = RS_Assign;
|
2011-03-30 10:52:39 +08:00
|
|
|
|
Reverse order of RS_Split live ranges under -compact-regions.
There are two conflicting strategies in play:
- Under high register pressure, we want to assign large live ranges
first. Smaller live ranges are easier to place afterwards.
- Live range splitting is guided by interference, so splitting should be
deferred until interference is as realistic as possible.
With the recent changes to the live range stages, and with compact
regions enabled, it is less traumatic to split a live range too early.
If some of the split products were too big, they can often be split
again.
By reversing the RS_Split order, we get this queue order:
1. Normal live ranges, large to small.
2. RS_Split live ranges, large to small.
The large-to-small order improves RAGreedy's puzzle solving skills under
high register pressure. It may cause a bit more iterated splitting, but
we handle that better now.
With this change, -compact-regions is mostly an improvement on SPEC.
llvm-svn: 136388
2011-07-29 04:48:23 +08:00
|
|
|
if (ExtraRegInfo[Reg].Stage == RS_Split) {
|
2011-03-28 06:49:21 +08:00
|
|
|
// Unsplit ranges that couldn't be allocated immediately are deferred until
|
2011-09-13 00:54:42 +08:00
|
|
|
// everything else has been allocated.
|
|
|
|
Prio = Size;
|
Reverse order of RS_Split live ranges under -compact-regions.
There are two conflicting strategies in play:
- Under high register pressure, we want to assign large live ranges
first. Smaller live ranges are easier to place afterwards.
- Live range splitting is guided by interference, so splitting should be
deferred until interference is as realistic as possible.
With the recent changes to the live range stages, and with compact
regions enabled, it is less traumatic to split a live range too early.
If some of the split products were too big, they can often be split
again.
By reversing the RS_Split order, we get this queue order:
1. Normal live ranges, large to small.
2. RS_Split live ranges, large to small.
The large-to-small order improves RAGreedy's puzzle solving skills under
high register pressure. It may cause a bit more iterated splitting, but
we handle that better now.
With this change, -compact-regions is mostly an improvement on SPEC.
llvm-svn: 136388
2011-07-29 04:48:23 +08:00
|
|
|
} else {
|
2011-09-13 00:54:42 +08:00
|
|
|
// Everything is allocated in long->short order. Long ranges that don't fit
|
|
|
|
// should be spilled (or split) ASAP so they don't create interference.
|
2011-02-25 07:21:36 +08:00
|
|
|
Prio = (1u << 31) + Size;
|
2011-02-23 08:56:56 +08:00
|
|
|
|
2011-03-28 06:49:21 +08:00
|
|
|
// Boost ranges that have a physical register hint.
|
|
|
|
if (TargetRegisterInfo::isPhysicalRegister(VRM->getRegAllocPref(Reg)))
|
|
|
|
Prio |= (1u << 30);
|
|
|
|
}
|
2011-02-25 07:21:36 +08:00
|
|
|
|
2012-04-03 06:30:39 +08:00
|
|
|
Queue.push(std::make_pair(Prio, ~Reg));
|
2010-12-09 06:57:16 +08:00
|
|
|
}
|
|
|
|
|
2011-02-23 07:01:52 +08:00
|
|
|
LiveInterval *RAGreedy::dequeue() {
|
|
|
|
if (Queue.empty())
|
|
|
|
return 0;
|
2012-04-03 06:30:39 +08:00
|
|
|
LiveInterval *LI = &LIS->getInterval(~Queue.top().second);
|
2011-02-23 07:01:52 +08:00
|
|
|
Queue.pop();
|
|
|
|
return LI;
|
|
|
|
}
|
2010-12-23 06:01:30 +08:00
|
|
|
|
2011-04-21 02:19:48 +08:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Direct Assignment
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// tryAssign - Try to assign VirtReg to an available register.
|
|
|
|
unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
|
|
|
|
AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
|
|
|
Order.rewind();
|
|
|
|
unsigned PhysReg;
|
2012-06-21 06:52:26 +08:00
|
|
|
while ((PhysReg = Order.next()))
|
|
|
|
if (!Matrix->checkInterference(VirtReg, PhysReg))
|
2011-04-21 02:19:48 +08:00
|
|
|
break;
|
|
|
|
if (!PhysReg || Order.isHint(PhysReg))
|
|
|
|
return PhysReg;
|
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
// PhysReg is available, but there may be a better choice.
|
|
|
|
|
|
|
|
// If we missed a simple hint, try to cheaply evict interference from the
|
|
|
|
// preferred register.
|
|
|
|
if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
|
2012-06-21 06:52:26 +08:00
|
|
|
if (Order.isHint(Hint)) {
|
2011-07-09 04:46:18 +08:00
|
|
|
DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
|
|
|
|
EvictionCost MaxCost(1);
|
|
|
|
if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
|
|
|
|
evictInterference(VirtReg, Hint, NewVRegs);
|
|
|
|
return Hint;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Try to evict interference from a cheaper alternative.
|
2011-04-21 02:19:48 +08:00
|
|
|
unsigned Cost = TRI->getCostPerUse(PhysReg);
|
|
|
|
|
|
|
|
// Most registers have 0 additional cost.
|
|
|
|
if (!Cost)
|
|
|
|
return PhysReg;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
|
|
|
|
<< '\n');
|
|
|
|
unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
|
|
|
|
return CheapReg ? CheapReg : PhysReg;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-02-23 08:29:52 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Interference eviction
|
|
|
|
//===----------------------------------------------------------------------===//
|
2011-02-09 09:14:03 +08:00
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
/// shouldEvict - determine if A should evict the assigned live range B. The
|
|
|
|
/// eviction policy defined by this function together with the allocation order
|
|
|
|
/// defined by enqueue() decides which registers ultimately end up being split
|
|
|
|
/// and spilled.
|
2011-05-26 07:58:36 +08:00
|
|
|
///
|
2011-07-02 09:37:09 +08:00
|
|
|
/// Cascade numbers are used to prevent infinite loops if this function is a
|
|
|
|
/// cyclic relation.
|
2011-07-09 04:46:18 +08:00
|
|
|
///
|
|
|
|
/// @param A The live range to be assigned.
|
|
|
|
/// @param IsHint True when A is about to be assigned to its preferred
|
|
|
|
/// register.
|
|
|
|
/// @param B The live range to be evicted.
|
|
|
|
/// @param BreaksHint True when B is already assigned to its preferred register.
|
|
|
|
bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
|
|
|
|
LiveInterval &B, bool BreaksHint) {
|
2011-07-25 23:25:43 +08:00
|
|
|
bool CanSplit = getStage(B) < RS_Spill;
|
2011-07-09 04:46:18 +08:00
|
|
|
|
|
|
|
// Be fairly aggressive about following hints as long as the evictee can be
|
|
|
|
// split.
|
|
|
|
if (CanSplit && IsHint && !BreaksHint)
|
|
|
|
return true;
|
|
|
|
|
2011-07-02 09:37:09 +08:00
|
|
|
return A.weight > B.weight;
|
2011-05-26 07:58:36 +08:00
|
|
|
}
|
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
/// canEvictInterference - Return true if all interferences between VirtReg and
|
|
|
|
/// PhysReg can be evicted. When OnlyCheap is set, don't do anything
|
|
|
|
///
|
|
|
|
/// @param VirtReg Live range that is about to be assigned.
|
|
|
|
/// @param PhysReg Desired register for assignment.
|
|
|
|
/// @prarm IsHint True when PhysReg is VirtReg's preferred register.
|
|
|
|
/// @param MaxCost Only look for cheaper candidates and update with new cost
|
|
|
|
/// when returning true.
|
|
|
|
/// @returns True when interference can be evicted cheaper than MaxCost.
|
2011-02-23 08:29:52 +08:00
|
|
|
bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
|
2011-07-09 04:46:18 +08:00
|
|
|
bool IsHint, EvictionCost &MaxCost) {
|
2012-06-21 06:52:26 +08:00
|
|
|
// It is only possible to evict virtual register interference.
|
|
|
|
if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
|
|
|
|
return false;
|
|
|
|
|
2011-07-02 09:37:09 +08:00
|
|
|
// Find VirtReg's cascade number. This will be unassigned if VirtReg was never
|
|
|
|
// involved in an eviction before. If a cascade number was assigned, deny
|
|
|
|
// evicting anything with the same or a newer cascade number. This prevents
|
|
|
|
// infinite eviction loops.
|
|
|
|
//
|
|
|
|
// This works out so a register without a cascade number is allowed to evict
|
|
|
|
// anything, and it can be evicted by anything.
|
|
|
|
unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
|
|
|
|
if (!Cascade)
|
|
|
|
Cascade = NextCascade;
|
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
EvictionCost Cost;
|
2012-06-21 06:52:26 +08:00
|
|
|
for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
|
|
|
|
LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
|
2011-04-12 05:47:01 +08:00
|
|
|
// If there is 10 or more interferences, chances are one is heavier.
|
2011-07-09 04:46:18 +08:00
|
|
|
if (Q.collectInterferingVRegs(10) >= 10)
|
2011-02-23 08:29:52 +08:00
|
|
|
return false;
|
|
|
|
|
2011-04-12 05:47:01 +08:00
|
|
|
// Check if any interfering live range is heavier than MaxWeight.
|
|
|
|
for (unsigned i = Q.interferingVRegs().size(); i; --i) {
|
|
|
|
LiveInterval *Intf = Q.interferingVRegs()[i - 1];
|
2012-06-21 06:52:26 +08:00
|
|
|
assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
|
|
|
|
"Only expecting virtual register interference from query");
|
2011-07-09 04:46:18 +08:00
|
|
|
// Never evict spill products. They cannot split or spill.
|
2011-07-25 23:25:41 +08:00
|
|
|
if (getStage(*Intf) == RS_Done)
|
2011-07-02 09:37:09 +08:00
|
|
|
return false;
|
2011-07-09 04:46:18 +08:00
|
|
|
// Once a live range becomes small enough, it is urgent that we find a
|
|
|
|
// register for it. This is indicated by an infinite spill weight. These
|
|
|
|
// urgent live ranges get to evict almost anything.
|
2012-05-31 05:46:58 +08:00
|
|
|
//
|
|
|
|
// Also allow urgent evictions of unspillable ranges from a strictly
|
|
|
|
// larger allocation order.
|
|
|
|
bool Urgent = !VirtReg.isSpillable() &&
|
|
|
|
(Intf->isSpillable() ||
|
|
|
|
RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
|
|
|
|
RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
|
2011-07-09 04:46:18 +08:00
|
|
|
// Only evict older cascades or live ranges without a cascade.
|
|
|
|
unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
|
|
|
|
if (Cascade <= IntfCascade) {
|
|
|
|
if (!Urgent)
|
|
|
|
return false;
|
|
|
|
// We permit breaking cascades for urgent evictions. It should be the
|
|
|
|
// last resort, though, so make it really expensive.
|
|
|
|
Cost.BrokenHints += 10;
|
|
|
|
}
|
|
|
|
// Would this break a satisfied hint?
|
|
|
|
bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
|
|
|
|
// Update eviction cost.
|
|
|
|
Cost.BrokenHints += BreaksHint;
|
|
|
|
Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
|
|
|
|
// Abort if this would be too expensive.
|
|
|
|
if (!(Cost < MaxCost))
|
2011-05-26 07:58:36 +08:00
|
|
|
return false;
|
2011-07-09 04:46:18 +08:00
|
|
|
// Finally, apply the eviction policy for non-urgent evictions.
|
|
|
|
if (!Urgent && !shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
|
2011-06-02 02:45:02 +08:00
|
|
|
return false;
|
2011-02-09 09:14:03 +08:00
|
|
|
}
|
|
|
|
}
|
2011-07-09 04:46:18 +08:00
|
|
|
MaxCost = Cost;
|
2011-02-23 08:29:52 +08:00
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
/// evictInterference - Evict any interferring registers that prevent VirtReg
|
|
|
|
/// from being assigned to Physreg. This assumes that canEvictInterference
|
|
|
|
/// returned true.
|
|
|
|
void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
|
|
|
// Make sure that VirtReg has a cascade number, and assign that cascade
|
|
|
|
// number to every evicted register. These live ranges than then only be
|
|
|
|
// evicted by a newer cascade, preventing infinite loops.
|
|
|
|
unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
|
|
|
|
if (!Cascade)
|
|
|
|
Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
|
|
|
|
<< " interference: Cascade " << Cascade << '\n');
|
2012-06-21 06:52:26 +08:00
|
|
|
|
|
|
|
// Collect all interfering virtregs first.
|
|
|
|
SmallVector<LiveInterval*, 8> Intfs;
|
|
|
|
for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
|
|
|
|
LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
|
2011-07-09 04:46:18 +08:00
|
|
|
assert(Q.seenAllInterferences() && "Didn't check all interfererences.");
|
2012-06-21 06:52:26 +08:00
|
|
|
ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
|
|
|
|
Intfs.append(IVR.begin(), IVR.end());
|
|
|
|
}
|
|
|
|
|
|
|
|
// Evict them second. This will invalidate the queries.
|
|
|
|
for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
|
|
|
|
LiveInterval *Intf = Intfs[i];
|
|
|
|
// The same VirtReg may be present in multiple RegUnits. Skip duplicates.
|
|
|
|
if (!VRM->hasPhys(Intf->reg))
|
|
|
|
continue;
|
|
|
|
Matrix->unassign(*Intf);
|
|
|
|
assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
|
|
|
|
VirtReg.isSpillable() < Intf->isSpillable()) &&
|
|
|
|
"Cannot decrease cascade number, illegal eviction");
|
|
|
|
ExtraRegInfo[Intf->reg].Cascade = Cascade;
|
|
|
|
++NumEvicted;
|
|
|
|
NewVRegs.push_back(Intf);
|
2011-07-09 04:46:18 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-02-23 08:29:52 +08:00
|
|
|
/// tryEvict - Try to evict all interferences for a physreg.
|
2011-06-02 02:45:02 +08:00
|
|
|
/// @param VirtReg Currently unassigned virtual register.
|
|
|
|
/// @param Order Physregs to try.
|
|
|
|
/// @return Physreg to assign VirtReg, or 0.
|
2011-02-23 08:29:52 +08:00
|
|
|
unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
|
|
|
|
AllocationOrder &Order,
|
2011-04-21 02:19:48 +08:00
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs,
|
|
|
|
unsigned CostPerUseLimit) {
|
2011-02-23 08:29:52 +08:00
|
|
|
NamedRegionTimer T("Evict", TimerGroupName, TimePassesIsEnabled);
|
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
// Keep track of the cheapest interference seen so far.
|
|
|
|
EvictionCost BestCost(~0u);
|
2011-02-23 08:29:52 +08:00
|
|
|
unsigned BestPhys = 0;
|
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
// When we are just looking for a reduced cost per use, don't break any
|
|
|
|
// hints, and only evict smaller spill weights.
|
|
|
|
if (CostPerUseLimit < ~0u) {
|
|
|
|
BestCost.BrokenHints = 0;
|
|
|
|
BestCost.MaxWeight = VirtReg.weight;
|
|
|
|
}
|
|
|
|
|
2011-02-23 08:29:52 +08:00
|
|
|
Order.rewind();
|
|
|
|
while (unsigned PhysReg = Order.next()) {
|
2011-04-21 02:19:48 +08:00
|
|
|
if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
|
|
|
|
continue;
|
2011-07-09 04:46:18 +08:00
|
|
|
// The first use of a callee-saved register in a function has cost 1.
|
|
|
|
// Don't start using a CSR when the CostPerUseLimit is low.
|
|
|
|
if (CostPerUseLimit == 1)
|
|
|
|
if (unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg))
|
|
|
|
if (!MRI->isPhysRegUsed(CSR)) {
|
|
|
|
DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
|
|
|
|
<< PrintReg(CSR, TRI) << '\n');
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
|
2011-02-23 08:29:52 +08:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Best so far.
|
|
|
|
BestPhys = PhysReg;
|
2011-07-09 04:46:18 +08:00
|
|
|
|
2011-02-25 09:04:22 +08:00
|
|
|
// Stop if the hint can be used.
|
|
|
|
if (Order.isHint(PhysReg))
|
|
|
|
break;
|
2011-02-09 09:14:03 +08:00
|
|
|
}
|
|
|
|
|
2011-02-23 08:29:52 +08:00
|
|
|
if (!BestPhys)
|
|
|
|
return 0;
|
|
|
|
|
2011-07-09 04:46:18 +08:00
|
|
|
evictInterference(VirtReg, BestPhys, NewVRegs);
|
2011-02-23 08:29:52 +08:00
|
|
|
return BestPhys;
|
2010-12-10 02:15:21 +08:00
|
|
|
}
|
|
|
|
|
2010-12-23 06:01:30 +08:00
|
|
|
|
2011-01-19 05:13:27 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Region Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2011-04-07 05:32:38 +08:00
|
|
|
/// addSplitConstraints - Fill out the SplitConstraints vector based on the
|
|
|
|
/// interference pattern in Physreg and its aliases. Add the constraints to
|
|
|
|
/// SpillPlacement and return the static cost of this split in Cost, assuming
|
|
|
|
/// that all preferences in SplitConstraints are met.
|
2011-04-09 10:59:09 +08:00
|
|
|
/// Return false if there are no bundles with positive bias.
|
|
|
|
bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
|
|
|
|
float &Cost) {
|
2011-04-06 11:57:00 +08:00
|
|
|
ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
|
2011-04-02 14:03:38 +08:00
|
|
|
|
2011-01-19 05:13:27 +08:00
|
|
|
// Reset interference dependent info.
|
2011-04-06 11:57:00 +08:00
|
|
|
SplitConstraints.resize(UseBlocks.size());
|
2011-03-05 09:10:31 +08:00
|
|
|
float StaticCost = 0;
|
2011-04-06 11:57:00 +08:00
|
|
|
for (unsigned i = 0; i != UseBlocks.size(); ++i) {
|
|
|
|
const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
|
2011-03-05 09:10:31 +08:00
|
|
|
SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
|
|
|
|
|
2011-02-10 06:50:26 +08:00
|
|
|
BC.Number = BI.MBB->getNumber();
|
2011-04-02 14:03:38 +08:00
|
|
|
Intf.moveToBlock(BC.Number);
|
2011-04-06 11:57:00 +08:00
|
|
|
BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
|
|
|
|
BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
|
2011-08-03 07:04:06 +08:00
|
|
|
BC.ChangesValue = BI.FirstDef;
|
2011-01-19 05:13:27 +08:00
|
|
|
|
2011-04-02 14:03:38 +08:00
|
|
|
if (!Intf.hasInterference())
|
|
|
|
continue;
|
|
|
|
|
2011-03-05 09:10:31 +08:00
|
|
|
// Number of spill code instructions to insert.
|
|
|
|
unsigned Ins = 0;
|
|
|
|
|
|
|
|
// Interference for the live-in value.
|
2011-04-02 14:03:38 +08:00
|
|
|
if (BI.LiveIn) {
|
2011-04-04 23:32:15 +08:00
|
|
|
if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number))
|
2011-04-06 11:57:00 +08:00
|
|
|
BC.Entry = SpillPlacement::MustSpill, ++Ins;
|
2011-08-03 06:54:14 +08:00
|
|
|
else if (Intf.first() < BI.FirstInstr)
|
2011-03-05 09:10:31 +08:00
|
|
|
BC.Entry = SpillPlacement::PrefSpill, ++Ins;
|
2011-08-03 06:54:14 +08:00
|
|
|
else if (Intf.first() < BI.LastInstr)
|
2011-03-05 09:10:31 +08:00
|
|
|
++Ins;
|
2011-02-09 07:02:58 +08:00
|
|
|
}
|
2011-01-19 05:13:27 +08:00
|
|
|
|
2011-03-05 09:10:31 +08:00
|
|
|
// Interference for the live-out value.
|
2011-04-02 14:03:38 +08:00
|
|
|
if (BI.LiveOut) {
|
2011-04-05 12:20:29 +08:00
|
|
|
if (Intf.last() >= SA->getLastSplitPoint(BC.Number))
|
2011-04-06 11:57:00 +08:00
|
|
|
BC.Exit = SpillPlacement::MustSpill, ++Ins;
|
2011-08-03 06:54:14 +08:00
|
|
|
else if (Intf.last() > BI.LastInstr)
|
2011-03-05 09:10:31 +08:00
|
|
|
BC.Exit = SpillPlacement::PrefSpill, ++Ins;
|
2011-08-03 06:54:14 +08:00
|
|
|
else if (Intf.last() > BI.FirstInstr)
|
2011-03-05 09:10:31 +08:00
|
|
|
++Ins;
|
2011-01-19 05:13:27 +08:00
|
|
|
}
|
|
|
|
|
2011-03-05 09:10:31 +08:00
|
|
|
// Accumulate the total frequency of inserted spill code.
|
|
|
|
if (Ins)
|
|
|
|
StaticCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
|
2011-01-19 05:13:27 +08:00
|
|
|
}
|
2011-04-09 10:59:09 +08:00
|
|
|
Cost = StaticCost;
|
2011-04-06 11:57:00 +08:00
|
|
|
|
2011-04-07 05:32:38 +08:00
|
|
|
// Add constraints for use-blocks. Note that these are the only constraints
|
|
|
|
// that may add a positive bias, it is downhill from here.
|
|
|
|
SpillPlacer->addConstraints(SplitConstraints);
|
2011-04-09 10:59:09 +08:00
|
|
|
return SpillPlacer->scanActiveBundles();
|
|
|
|
}
|
2011-04-06 11:57:00 +08:00
|
|
|
|
|
|
|
|
2011-04-09 10:59:09 +08:00
|
|
|
/// addThroughConstraints - Add constraints and links to SpillPlacer from the
|
|
|
|
/// live-through blocks in Blocks.
|
|
|
|
void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
|
|
|
|
ArrayRef<unsigned> Blocks) {
|
2011-04-07 05:32:38 +08:00
|
|
|
const unsigned GroupSize = 8;
|
|
|
|
SpillPlacement::BlockConstraint BCS[GroupSize];
|
2011-04-09 10:59:09 +08:00
|
|
|
unsigned TBS[GroupSize];
|
|
|
|
unsigned B = 0, T = 0;
|
2011-04-06 11:57:00 +08:00
|
|
|
|
2011-04-09 10:59:09 +08:00
|
|
|
for (unsigned i = 0; i != Blocks.size(); ++i) {
|
|
|
|
unsigned Number = Blocks[i];
|
2011-04-07 05:32:38 +08:00
|
|
|
Intf.moveToBlock(Number);
|
|
|
|
|
2011-04-08 01:27:46 +08:00
|
|
|
if (!Intf.hasInterference()) {
|
2011-04-09 10:59:09 +08:00
|
|
|
assert(T < GroupSize && "Array overflow");
|
|
|
|
TBS[T] = Number;
|
|
|
|
if (++T == GroupSize) {
|
2011-07-18 20:00:32 +08:00
|
|
|
SpillPlacer->addLinks(makeArrayRef(TBS, T));
|
2011-04-09 10:59:09 +08:00
|
|
|
T = 0;
|
|
|
|
}
|
2011-04-08 01:27:46 +08:00
|
|
|
continue;
|
2011-04-07 05:32:38 +08:00
|
|
|
}
|
|
|
|
|
2011-04-09 10:59:09 +08:00
|
|
|
assert(B < GroupSize && "Array overflow");
|
|
|
|
BCS[B].Number = Number;
|
|
|
|
|
2011-04-08 01:27:46 +08:00
|
|
|
// Interference for the live-in value.
|
|
|
|
if (Intf.first() <= Indexes->getMBBStartIdx(Number))
|
|
|
|
BCS[B].Entry = SpillPlacement::MustSpill;
|
|
|
|
else
|
|
|
|
BCS[B].Entry = SpillPlacement::PrefSpill;
|
|
|
|
|
|
|
|
// Interference for the live-out value.
|
|
|
|
if (Intf.last() >= SA->getLastSplitPoint(Number))
|
|
|
|
BCS[B].Exit = SpillPlacement::MustSpill;
|
|
|
|
else
|
|
|
|
BCS[B].Exit = SpillPlacement::PrefSpill;
|
|
|
|
|
2011-04-07 05:32:38 +08:00
|
|
|
if (++B == GroupSize) {
|
|
|
|
ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
|
|
|
|
SpillPlacer->addConstraints(Array);
|
|
|
|
B = 0;
|
|
|
|
}
|
2011-04-06 11:57:00 +08:00
|
|
|
}
|
|
|
|
|
2011-04-07 05:32:38 +08:00
|
|
|
ArrayRef<SpillPlacement::BlockConstraint> Array(BCS, B);
|
|
|
|
SpillPlacer->addConstraints(Array);
|
2011-07-18 20:00:32 +08:00
|
|
|
SpillPlacer->addLinks(makeArrayRef(TBS, T));
|
2011-01-19 05:13:27 +08:00
|
|
|
}
|
|
|
|
|
2011-07-14 08:17:10 +08:00
|
|
|
void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
|
2011-04-13 05:30:53 +08:00
|
|
|
// Keep track of through blocks that have not been added to SpillPlacer.
|
|
|
|
BitVector Todo = SA->getThroughBlocks();
|
|
|
|
SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
|
|
|
|
unsigned AddedTo = 0;
|
2011-04-09 10:59:09 +08:00
|
|
|
#ifndef NDEBUG
|
|
|
|
unsigned Visited = 0;
|
|
|
|
#endif
|
2011-04-13 05:30:53 +08:00
|
|
|
|
2011-04-09 10:59:09 +08:00
|
|
|
for (;;) {
|
|
|
|
ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
|
|
|
|
// Find new through blocks in the periphery of PrefRegBundles.
|
|
|
|
for (int i = 0, e = NewBundles.size(); i != e; ++i) {
|
|
|
|
unsigned Bundle = NewBundles[i];
|
|
|
|
// Look at all blocks connected to Bundle in the full graph.
|
|
|
|
ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
|
|
|
|
for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
|
|
|
|
I != E; ++I) {
|
|
|
|
unsigned Block = *I;
|
2011-04-13 05:30:53 +08:00
|
|
|
if (!Todo.test(Block))
|
2011-04-09 10:59:09 +08:00
|
|
|
continue;
|
2011-04-13 05:30:53 +08:00
|
|
|
Todo.reset(Block);
|
2011-04-09 10:59:09 +08:00
|
|
|
// This is a new through block. Add it to SpillPlacer later.
|
2011-04-13 05:30:53 +08:00
|
|
|
ActiveBlocks.push_back(Block);
|
2011-04-09 10:59:09 +08:00
|
|
|
#ifndef NDEBUG
|
|
|
|
++Visited;
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
}
|
|
|
|
// Any new blocks to add?
|
2011-07-06 02:46:42 +08:00
|
|
|
if (ActiveBlocks.size() == AddedTo)
|
|
|
|
break;
|
2011-07-23 11:22:33 +08:00
|
|
|
|
|
|
|
// Compute through constraints from the interference, or assume that all
|
|
|
|
// through blocks prefer spilling when forming compact regions.
|
|
|
|
ArrayRef<unsigned> NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
|
|
|
|
if (Cand.PhysReg)
|
|
|
|
addThroughConstraints(Cand.Intf, NewBlocks);
|
|
|
|
else
|
2011-08-04 07:09:38 +08:00
|
|
|
// Provide a strong negative bias on through blocks to prevent unwanted
|
|
|
|
// liveness on loop backedges.
|
|
|
|
SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
|
2011-07-06 02:46:42 +08:00
|
|
|
AddedTo = ActiveBlocks.size();
|
|
|
|
|
2011-04-09 10:59:09 +08:00
|
|
|
// Perhaps iterating can enable more bundles?
|
|
|
|
SpillPlacer->iterate();
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << ", v=" << Visited);
|
|
|
|
}
|
2011-03-05 09:10:31 +08:00
|
|
|
|
2011-07-23 11:41:57 +08:00
|
|
|
/// calcCompactRegion - Compute the set of edge bundles that should be live
|
|
|
|
/// when splitting the current live range into compact regions. Compact
|
|
|
|
/// regions can be computed without looking at interference. They are the
|
|
|
|
/// regions formed by removing all the live-through blocks from the live range.
|
|
|
|
///
|
|
|
|
/// Returns false if the current live range is already compact, or if the
|
|
|
|
/// compact regions would form single block regions anyway.
|
|
|
|
bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
|
|
|
|
// Without any through blocks, the live range is already compact.
|
|
|
|
if (!SA->getNumThroughBlocks())
|
|
|
|
return false;
|
|
|
|
|
|
|
|
// Compact regions don't correspond to any physreg.
|
|
|
|
Cand.reset(IntfCache, 0);
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "Compact region bundles");
|
|
|
|
|
|
|
|
// Use the spill placer to determine the live bundles. GrowRegion pretends
|
|
|
|
// that all the through blocks have interference when PhysReg is unset.
|
|
|
|
SpillPlacer->prepare(Cand.LiveBundles);
|
|
|
|
|
|
|
|
// The static split cost will be zero since Cand.Intf reports no interference.
|
|
|
|
float Cost;
|
|
|
|
if (!addSplitConstraints(Cand.Intf, Cost)) {
|
|
|
|
DEBUG(dbgs() << ", none.\n");
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
growRegion(Cand);
|
|
|
|
SpillPlacer->finish();
|
|
|
|
|
|
|
|
if (!Cand.LiveBundles.any()) {
|
|
|
|
DEBUG(dbgs() << ", none.\n");
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
DEBUG({
|
|
|
|
for (int i = Cand.LiveBundles.find_first(); i>=0;
|
|
|
|
i = Cand.LiveBundles.find_next(i))
|
|
|
|
dbgs() << " EB#" << i;
|
|
|
|
dbgs() << ".\n";
|
|
|
|
});
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2011-04-23 06:47:40 +08:00
|
|
|
/// calcSpillCost - Compute how expensive it would be to split the live range in
|
|
|
|
/// SA around all use blocks instead of forming bundle regions.
|
|
|
|
float RAGreedy::calcSpillCost() {
|
|
|
|
float Cost = 0;
|
|
|
|
ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
|
|
|
|
for (unsigned i = 0; i != UseBlocks.size(); ++i) {
|
|
|
|
const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
|
|
|
|
unsigned Number = BI.MBB->getNumber();
|
|
|
|
// We normally only need one spill instruction - a load or a store.
|
|
|
|
Cost += SpillPlacer->getBlockFrequency(Number);
|
|
|
|
|
|
|
|
// Unless the value is redefined in the block.
|
2011-08-03 07:04:08 +08:00
|
|
|
if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
|
|
|
|
Cost += SpillPlacer->getBlockFrequency(Number);
|
2011-04-23 06:47:40 +08:00
|
|
|
}
|
|
|
|
return Cost;
|
|
|
|
}
|
|
|
|
|
2011-01-19 05:13:27 +08:00
|
|
|
/// calcGlobalSplitCost - Return the global split cost of following the split
|
|
|
|
/// pattern in LiveBundles. This cost should be added to the local cost of the
|
2011-03-05 09:10:31 +08:00
|
|
|
/// interference pattern in SplitConstraints.
|
2011-01-19 05:13:27 +08:00
|
|
|
///
|
2011-07-14 08:17:10 +08:00
|
|
|
float RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
|
2011-01-19 05:13:27 +08:00
|
|
|
float GlobalCost = 0;
|
2011-04-13 05:30:53 +08:00
|
|
|
const BitVector &LiveBundles = Cand.LiveBundles;
|
2011-04-06 11:57:00 +08:00
|
|
|
ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
|
|
|
|
for (unsigned i = 0; i != UseBlocks.size(); ++i) {
|
|
|
|
const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
|
2011-03-05 09:10:31 +08:00
|
|
|
SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
|
2011-03-05 11:28:51 +08:00
|
|
|
bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
|
|
|
|
bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
|
|
|
|
unsigned Ins = 0;
|
|
|
|
|
2011-04-06 11:57:00 +08:00
|
|
|
if (BI.LiveIn)
|
|
|
|
Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
|
|
|
|
if (BI.LiveOut)
|
|
|
|
Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
|
2011-03-05 11:28:51 +08:00
|
|
|
if (Ins)
|
|
|
|
GlobalCost += Ins * SpillPlacer->getBlockFrequency(BC.Number);
|
2011-01-19 05:13:27 +08:00
|
|
|
}
|
2011-04-06 11:57:00 +08:00
|
|
|
|
2011-04-13 05:30:53 +08:00
|
|
|
for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
|
|
|
|
unsigned Number = Cand.ActiveBlocks[i];
|
2011-04-06 11:57:00 +08:00
|
|
|
bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
|
|
|
|
bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
|
2011-04-07 05:32:41 +08:00
|
|
|
if (!RegIn && !RegOut)
|
|
|
|
continue;
|
|
|
|
if (RegIn && RegOut) {
|
|
|
|
// We need double spill code if this block has interference.
|
2011-07-14 08:17:10 +08:00
|
|
|
Cand.Intf.moveToBlock(Number);
|
|
|
|
if (Cand.Intf.hasInterference())
|
2011-04-07 05:32:41 +08:00
|
|
|
GlobalCost += 2*SpillPlacer->getBlockFrequency(Number);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
// live-in / stack-out or stack-in live-out.
|
|
|
|
GlobalCost += SpillPlacer->getBlockFrequency(Number);
|
2011-04-06 11:57:00 +08:00
|
|
|
}
|
2011-01-19 05:13:27 +08:00
|
|
|
return GlobalCost;
|
|
|
|
}
|
|
|
|
|
2011-07-27 07:41:46 +08:00
|
|
|
/// splitAroundRegion - Split the current live range around the regions
|
|
|
|
/// determined by BundleCand and GlobalCand.
|
2011-01-20 06:11:48 +08:00
|
|
|
///
|
2011-07-27 07:41:46 +08:00
|
|
|
/// Before calling this function, GlobalCand and BundleCand must be initialized
|
|
|
|
/// so each bundle is assigned to a valid candidate, or NoCand for the
|
|
|
|
/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
|
|
|
|
/// objects must be initialized for the current live range, and intervals
|
|
|
|
/// created for the used candidates.
|
2011-01-20 06:11:48 +08:00
|
|
|
///
|
2011-07-27 07:41:46 +08:00
|
|
|
/// @param LREdit The LiveRangeEdit object handling the current split.
|
|
|
|
/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
|
|
|
|
/// must appear in this list.
|
|
|
|
void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
|
|
|
|
ArrayRef<unsigned> UsedCands) {
|
|
|
|
// These are the intervals created for new global ranges. We may create more
|
|
|
|
// intervals for local ranges.
|
|
|
|
const unsigned NumGlobalIntvs = LREdit.size();
|
|
|
|
DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
|
|
|
|
assert(NumGlobalIntvs && "No global intervals configured");
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-08-06 06:20:45 +08:00
|
|
|
// Isolate even single instructions when dealing with a proper sub-class.
|
2011-08-07 02:20:24 +08:00
|
|
|
// That guarantees register class inflation for the stack interval because it
|
2011-08-06 06:20:45 +08:00
|
|
|
// is all copies.
|
|
|
|
unsigned Reg = SA->getParent().reg;
|
|
|
|
bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
|
|
|
|
|
Reapply r134047 now that the world is ready for it.
This patch will sometimes choose live range split points next to
interference instead of always splitting next to a register point. That
means spill code can now appear almost anywhere, and it was necessary
to fix code that didn't expect that.
The difficult places were:
- Between a CALL returning a value on the x87 stack and the
corresponding FpPOP_RETVAL (was FpGET_ST0). Probably also near x87
inline assembly, but that didn't actually show up in testing.
- Between a CALL popping arguments off the stack and the corresponding
ADJCALLSTACKUP.
Both are fixed now. The only place spill code can't appear is after
terminators, see SplitAnalysis::getLastSplitPoint.
Original commit message:
Rewrite RAGreedy::splitAroundRegion, now with cool ASCII art.
This function has to deal with a lot of special cases, and the old
version got it wrong sometimes. In particular, it would sometimes leave
multiple uses in the stack interval in a single block. That causes bad
code with multiple reloads in the same basic block.
The new version handles block entry and exit in a single pass. It first
eliminates all the easy cases, and then goes on to create a local
interval for the blocks with difficult interference. Previously, we
would only create the local interval for completely isolated blocks.
It can happen that the stack interval becomes completely empty because
we could allocate a register in all edge bundles, and the new local
intervals deal with the interference. The empty stack interval is
harmless, but we need to remove a SplitKit assertion that checks for
empty intervals.
llvm-svn: 134125
2011-06-30 09:30:39 +08:00
|
|
|
// First handle all the blocks with uses.
|
2011-04-06 11:57:00 +08:00
|
|
|
ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
|
|
|
|
for (unsigned i = 0; i != UseBlocks.size(); ++i) {
|
|
|
|
const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
|
2011-07-27 07:41:46 +08:00
|
|
|
unsigned Number = BI.MBB->getNumber();
|
|
|
|
unsigned IntvIn = 0, IntvOut = 0;
|
|
|
|
SlotIndex IntfIn, IntfOut;
|
|
|
|
if (BI.LiveIn) {
|
|
|
|
unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
|
|
|
|
if (CandIn != NoCand) {
|
|
|
|
GlobalSplitCandidate &Cand = GlobalCand[CandIn];
|
|
|
|
IntvIn = Cand.IntvIdx;
|
|
|
|
Cand.Intf.moveToBlock(Number);
|
|
|
|
IntfIn = Cand.Intf.first();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
if (BI.LiveOut) {
|
|
|
|
unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
|
|
|
|
if (CandOut != NoCand) {
|
|
|
|
GlobalSplitCandidate &Cand = GlobalCand[CandOut];
|
|
|
|
IntvOut = Cand.IntvIdx;
|
|
|
|
Cand.Intf.moveToBlock(Number);
|
|
|
|
IntfOut = Cand.Intf.last();
|
|
|
|
}
|
|
|
|
}
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-04-13 03:32:53 +08:00
|
|
|
// Create separate intervals for isolated blocks with multiple uses.
|
2011-07-27 07:41:46 +08:00
|
|
|
if (!IntvIn && !IntvOut) {
|
2011-04-13 03:32:53 +08:00
|
|
|
DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
|
2011-08-06 06:20:45 +08:00
|
|
|
if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
|
Reapply r134047 now that the world is ready for it.
This patch will sometimes choose live range split points next to
interference instead of always splitting next to a register point. That
means spill code can now appear almost anywhere, and it was necessary
to fix code that didn't expect that.
The difficult places were:
- Between a CALL returning a value on the x87 stack and the
corresponding FpPOP_RETVAL (was FpGET_ST0). Probably also near x87
inline assembly, but that didn't actually show up in testing.
- Between a CALL popping arguments off the stack and the corresponding
ADJCALLSTACKUP.
Both are fixed now. The only place spill code can't appear is after
terminators, see SplitAnalysis::getLastSplitPoint.
Original commit message:
Rewrite RAGreedy::splitAroundRegion, now with cool ASCII art.
This function has to deal with a lot of special cases, and the old
version got it wrong sometimes. In particular, it would sometimes leave
multiple uses in the stack interval in a single block. That causes bad
code with multiple reloads in the same basic block.
The new version handles block entry and exit in a single pass. It first
eliminates all the easy cases, and then goes on to create a local
interval for the blocks with difficult interference. Previously, we
would only create the local interval for completely isolated blocks.
It can happen that the stack interval becomes completely empty because
we could allocate a register in all edge bundles, and the new local
intervals deal with the interference. The empty stack interval is
harmless, but we need to remove a SplitKit assertion that checks for
empty intervals.
llvm-svn: 134125
2011-06-30 09:30:39 +08:00
|
|
|
SE->splitSingleBlock(BI);
|
2011-04-13 03:32:53 +08:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-07-27 07:41:46 +08:00
|
|
|
if (IntvIn && IntvOut)
|
|
|
|
SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
|
|
|
|
else if (IntvIn)
|
|
|
|
SE->splitRegInBlock(BI, IntvIn, IntfIn);
|
2011-07-16 05:47:57 +08:00
|
|
|
else
|
2011-07-27 07:41:46 +08:00
|
|
|
SE->splitRegOutBlock(BI, IntvOut, IntfOut);
|
2011-01-20 06:11:48 +08:00
|
|
|
}
|
|
|
|
|
2011-07-27 07:41:46 +08:00
|
|
|
// Handle live-through blocks. The relevant live-through blocks are stored in
|
|
|
|
// the ActiveBlocks list with each candidate. We need to filter out
|
|
|
|
// duplicates.
|
|
|
|
BitVector Todo = SA->getThroughBlocks();
|
|
|
|
for (unsigned c = 0; c != UsedCands.size(); ++c) {
|
|
|
|
ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
|
|
|
|
for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
|
|
|
|
unsigned Number = Blocks[i];
|
|
|
|
if (!Todo.test(Number))
|
|
|
|
continue;
|
|
|
|
Todo.reset(Number);
|
|
|
|
|
|
|
|
unsigned IntvIn = 0, IntvOut = 0;
|
|
|
|
SlotIndex IntfIn, IntfOut;
|
|
|
|
|
|
|
|
unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
|
|
|
|
if (CandIn != NoCand) {
|
|
|
|
GlobalSplitCandidate &Cand = GlobalCand[CandIn];
|
|
|
|
IntvIn = Cand.IntvIdx;
|
|
|
|
Cand.Intf.moveToBlock(Number);
|
|
|
|
IntfIn = Cand.Intf.first();
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
|
|
|
|
if (CandOut != NoCand) {
|
|
|
|
GlobalSplitCandidate &Cand = GlobalCand[CandOut];
|
|
|
|
IntvOut = Cand.IntvIdx;
|
|
|
|
Cand.Intf.moveToBlock(Number);
|
|
|
|
IntfOut = Cand.Intf.last();
|
|
|
|
}
|
|
|
|
if (!IntvIn && !IntvOut)
|
|
|
|
continue;
|
|
|
|
SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
|
|
|
|
}
|
2011-04-06 11:57:00 +08:00
|
|
|
}
|
|
|
|
|
2011-02-18 06:53:48 +08:00
|
|
|
++NumGlobalSplits;
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-04-22 02:38:15 +08:00
|
|
|
SmallVector<unsigned, 8> IntvMap;
|
|
|
|
SE->finish(&IntvMap);
|
2011-08-06 07:10:40 +08:00
|
|
|
DebugVars->splitRegister(Reg, LREdit.regs());
|
2011-05-07 02:00:02 +08:00
|
|
|
|
2011-07-02 09:37:09 +08:00
|
|
|
ExtraRegInfo.resize(MRI->getNumVirtRegs());
|
2011-05-28 10:32:57 +08:00
|
|
|
unsigned OrigBlocks = SA->getNumLiveBlocks();
|
2011-04-22 02:38:15 +08:00
|
|
|
|
|
|
|
// Sort out the new intervals created by splitting. We get four kinds:
|
|
|
|
// - Remainder intervals should not be split again.
|
|
|
|
// - Candidate intervals can be assigned to Cand.PhysReg.
|
|
|
|
// - Block-local splits are candidates for local splitting.
|
|
|
|
// - DCE leftovers should go back on the queue.
|
|
|
|
for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
|
2011-07-02 09:37:09 +08:00
|
|
|
LiveInterval &Reg = *LREdit.get(i);
|
2011-04-22 02:38:15 +08:00
|
|
|
|
|
|
|
// Ignore old intervals from DCE.
|
2011-07-02 09:37:09 +08:00
|
|
|
if (getStage(Reg) != RS_New)
|
2011-04-22 02:38:15 +08:00
|
|
|
continue;
|
|
|
|
|
|
|
|
// Remainder interval. Don't try splitting again, spill if it doesn't
|
|
|
|
// allocate.
|
|
|
|
if (IntvMap[i] == 0) {
|
2011-07-25 23:25:41 +08:00
|
|
|
setStage(Reg, RS_Spill);
|
2011-04-22 02:38:15 +08:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2011-07-27 07:41:46 +08:00
|
|
|
// Global intervals. Allow repeated splitting as long as the number of live
|
|
|
|
// blocks is strictly decreasing.
|
|
|
|
if (IntvMap[i] < NumGlobalIntvs) {
|
2011-07-02 09:37:09 +08:00
|
|
|
if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
|
2011-04-27 06:33:12 +08:00
|
|
|
DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
|
|
|
|
<< " blocks as original.\n");
|
|
|
|
// Don't allow repeated splitting as a safe guard against looping.
|
2011-07-25 23:25:43 +08:00
|
|
|
setStage(Reg, RS_Split2);
|
2011-04-27 06:33:12 +08:00
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Other intervals are treated as new. This includes local intervals created
|
|
|
|
// for blocks with multiple uses, and anything created by DCE.
|
2011-04-22 02:38:15 +08:00
|
|
|
}
|
|
|
|
|
2011-03-28 06:49:21 +08:00
|
|
|
if (VerifyEnabled)
|
2011-01-20 06:11:48 +08:00
|
|
|
MF->verify(this, "After splitting live range around region");
|
|
|
|
}
|
|
|
|
|
2011-01-19 05:13:27 +08:00
|
|
|
unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
2011-07-14 08:17:10 +08:00
|
|
|
unsigned NumCands = 0;
|
2011-07-27 07:41:46 +08:00
|
|
|
unsigned BestCand = NoCand;
|
|
|
|
float BestCost;
|
|
|
|
SmallVector<unsigned, 8> UsedCands;
|
|
|
|
|
|
|
|
// Check if we can split this live range around a compact region.
|
2011-09-13 00:54:42 +08:00
|
|
|
bool HasCompact = calcCompactRegion(GlobalCand.front());
|
2011-07-27 07:41:46 +08:00
|
|
|
if (HasCompact) {
|
|
|
|
// Yes, keep GlobalCand[0] as the compact region candidate.
|
|
|
|
NumCands = 1;
|
|
|
|
BestCost = HUGE_VALF;
|
|
|
|
} else {
|
|
|
|
// No benefit from the compact region, our fallback will be per-block
|
|
|
|
// splitting. Make sure we find a solution that is cheaper than spilling.
|
|
|
|
BestCost = Hysteresis * calcSpillCost();
|
|
|
|
DEBUG(dbgs() << "Cost of isolating all blocks = " << BestCost << '\n');
|
|
|
|
}
|
2011-03-05 09:10:31 +08:00
|
|
|
|
2011-01-19 05:13:27 +08:00
|
|
|
Order.rewind();
|
2011-07-14 08:17:10 +08:00
|
|
|
while (unsigned PhysReg = Order.next()) {
|
2011-07-14 13:35:11 +08:00
|
|
|
// Discard bad candidates before we run out of interference cache cursors.
|
|
|
|
// This will only affect register classes with a lot of registers (>32).
|
|
|
|
if (NumCands == IntfCache.getMaxCursors()) {
|
|
|
|
unsigned WorstCount = ~0u;
|
|
|
|
unsigned Worst = 0;
|
|
|
|
for (unsigned i = 0; i != NumCands; ++i) {
|
2011-07-27 07:41:46 +08:00
|
|
|
if (i == BestCand || !GlobalCand[i].PhysReg)
|
2011-07-14 13:35:11 +08:00
|
|
|
continue;
|
|
|
|
unsigned Count = GlobalCand[i].LiveBundles.count();
|
|
|
|
if (Count < WorstCount)
|
|
|
|
Worst = i, WorstCount = Count;
|
|
|
|
}
|
|
|
|
--NumCands;
|
|
|
|
GlobalCand[Worst] = GlobalCand[NumCands];
|
2011-11-01 08:02:31 +08:00
|
|
|
if (BestCand == NumCands)
|
|
|
|
BestCand = Worst;
|
2011-07-14 13:35:11 +08:00
|
|
|
}
|
|
|
|
|
2011-07-14 08:17:10 +08:00
|
|
|
if (GlobalCand.size() <= NumCands)
|
|
|
|
GlobalCand.resize(NumCands+1);
|
|
|
|
GlobalSplitCandidate &Cand = GlobalCand[NumCands];
|
|
|
|
Cand.reset(IntfCache, PhysReg);
|
2011-03-05 09:10:31 +08:00
|
|
|
|
2011-07-14 08:17:10 +08:00
|
|
|
SpillPlacer->prepare(Cand.LiveBundles);
|
2011-04-07 05:32:38 +08:00
|
|
|
float Cost;
|
2011-07-14 08:17:10 +08:00
|
|
|
if (!addSplitConstraints(Cand.Intf, Cost)) {
|
2011-04-09 10:59:09 +08:00
|
|
|
DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
|
2011-04-07 05:32:38 +08:00
|
|
|
continue;
|
|
|
|
}
|
2011-04-09 10:59:09 +08:00
|
|
|
DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = " << Cost);
|
2011-04-23 06:47:40 +08:00
|
|
|
if (Cost >= BestCost) {
|
|
|
|
DEBUG({
|
|
|
|
if (BestCand == NoCand)
|
|
|
|
dbgs() << " worse than no bundles\n";
|
|
|
|
else
|
|
|
|
dbgs() << " worse than "
|
|
|
|
<< PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
|
|
|
|
});
|
2011-01-19 05:13:27 +08:00
|
|
|
continue;
|
2011-03-05 11:28:51 +08:00
|
|
|
}
|
2011-07-14 08:17:10 +08:00
|
|
|
growRegion(Cand);
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-04-07 03:13:57 +08:00
|
|
|
SpillPlacer->finish();
|
|
|
|
|
2011-01-20 06:11:48 +08:00
|
|
|
// No live bundles, defer to splitSingleBlocks().
|
2011-07-14 08:17:10 +08:00
|
|
|
if (!Cand.LiveBundles.any()) {
|
2011-03-05 11:28:51 +08:00
|
|
|
DEBUG(dbgs() << " no bundles.\n");
|
2011-01-20 06:11:48 +08:00
|
|
|
continue;
|
2011-03-05 11:28:51 +08:00
|
|
|
}
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-07-14 08:17:10 +08:00
|
|
|
Cost += calcGlobalSplitCost(Cand);
|
2011-03-05 11:28:51 +08:00
|
|
|
DEBUG({
|
|
|
|
dbgs() << ", total = " << Cost << " with bundles";
|
2011-07-14 08:17:10 +08:00
|
|
|
for (int i = Cand.LiveBundles.find_first(); i>=0;
|
|
|
|
i = Cand.LiveBundles.find_next(i))
|
2011-03-05 11:28:51 +08:00
|
|
|
dbgs() << " EB#" << i;
|
|
|
|
dbgs() << ".\n";
|
|
|
|
});
|
2011-04-23 06:47:40 +08:00
|
|
|
if (Cost < BestCost) {
|
2011-07-14 08:17:10 +08:00
|
|
|
BestCand = NumCands;
|
2011-04-23 06:47:40 +08:00
|
|
|
BestCost = Hysteresis * Cost; // Prevent rounding effects.
|
2011-01-19 05:13:27 +08:00
|
|
|
}
|
2011-07-14 08:17:10 +08:00
|
|
|
++NumCands;
|
2011-01-19 05:13:27 +08:00
|
|
|
}
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-07-27 07:41:46 +08:00
|
|
|
// No solutions found, fall back to single block splitting.
|
|
|
|
if (!HasCompact && BestCand == NoCand)
|
2011-01-20 06:11:48 +08:00
|
|
|
return 0;
|
|
|
|
|
2011-07-27 07:41:46 +08:00
|
|
|
// Prepare split editor.
|
2012-05-19 13:25:46 +08:00
|
|
|
LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
|
Add an interface for SplitKit complement spill modes.
SplitKit always computes a complement live range to cover the places
where the original live range was live, but no explicit region has been
allocated.
Currently, the complement live range is created to be as small as
possible - it never overlaps any of the regions. This minimizes
register pressure, but if the complement is going to be spilled anyway,
that is not very important. The spiller will eliminate redundant
spills, and hoist others by making the spill slot live range overlap
some of the regions created by splitting. Stack slots are cheap.
This patch adds the interface to enable spill modes in SplitKit. In
spill mode, SplitKit will assume that the complement is going to spill,
so it will allow it to overlap regions in order to avoid back-copies.
By doing some of the spiller's work early, the complement live range
becomes simpler. In some cases, it can become much simpler because no
extra PHI-defs are required. This will speed up both splitting and
spilling.
This is only the interface to enable spill modes, no implementation yet.
llvm-svn: 139500
2011-09-13 00:49:21 +08:00
|
|
|
SE->reset(LREdit, SplitSpillMode);
|
2011-07-27 07:41:46 +08:00
|
|
|
|
|
|
|
// Assign all edge bundles to the preferred candidate, or NoCand.
|
|
|
|
BundleCand.assign(Bundles->getNumBundles(), NoCand);
|
|
|
|
|
|
|
|
// Assign bundles for the best candidate region.
|
|
|
|
if (BestCand != NoCand) {
|
|
|
|
GlobalSplitCandidate &Cand = GlobalCand[BestCand];
|
|
|
|
if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
|
|
|
|
UsedCands.push_back(BestCand);
|
|
|
|
Cand.IntvIdx = SE->openIntv();
|
|
|
|
DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
|
|
|
|
<< B << " bundles, intv " << Cand.IntvIdx << ".\n");
|
2011-08-04 07:07:27 +08:00
|
|
|
(void)B;
|
2011-07-27 07:41:46 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Assign bundles for the compact region.
|
|
|
|
if (HasCompact) {
|
|
|
|
GlobalSplitCandidate &Cand = GlobalCand.front();
|
|
|
|
assert(!Cand.PhysReg && "Compact region has no physreg");
|
|
|
|
if (unsigned B = Cand.getBundles(BundleCand, 0)) {
|
|
|
|
UsedCands.push_back(0);
|
|
|
|
Cand.IntvIdx = SE->openIntv();
|
|
|
|
DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
|
|
|
|
<< Cand.IntvIdx << ".\n");
|
2011-08-04 07:07:27 +08:00
|
|
|
(void)B;
|
2011-07-27 07:41:46 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
splitAroundRegion(LREdit, UsedCands);
|
2011-01-19 05:13:27 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-08-06 07:04:18 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Per-Block Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// tryBlockSplit - Split a global live range around every block with uses. This
|
|
|
|
/// creates a lot of local live ranges, that will be split by tryLocalSplit if
|
|
|
|
/// they don't allocate.
|
|
|
|
unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
|
|
|
assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
|
|
|
|
unsigned Reg = VirtReg.reg;
|
|
|
|
bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
|
2012-05-19 13:25:46 +08:00
|
|
|
LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
|
Add an interface for SplitKit complement spill modes.
SplitKit always computes a complement live range to cover the places
where the original live range was live, but no explicit region has been
allocated.
Currently, the complement live range is created to be as small as
possible - it never overlaps any of the regions. This minimizes
register pressure, but if the complement is going to be spilled anyway,
that is not very important. The spiller will eliminate redundant
spills, and hoist others by making the spill slot live range overlap
some of the regions created by splitting. Stack slots are cheap.
This patch adds the interface to enable spill modes in SplitKit. In
spill mode, SplitKit will assume that the complement is going to spill,
so it will allow it to overlap regions in order to avoid back-copies.
By doing some of the spiller's work early, the complement live range
becomes simpler. In some cases, it can become much simpler because no
extra PHI-defs are required. This will speed up both splitting and
spilling.
This is only the interface to enable spill modes, no implementation yet.
llvm-svn: 139500
2011-09-13 00:49:21 +08:00
|
|
|
SE->reset(LREdit, SplitSpillMode);
|
2011-08-06 07:04:18 +08:00
|
|
|
ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
|
|
|
|
for (unsigned i = 0; i != UseBlocks.size(); ++i) {
|
|
|
|
const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
|
|
|
|
if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
|
|
|
|
SE->splitSingleBlock(BI);
|
|
|
|
}
|
|
|
|
// No blocks were split.
|
|
|
|
if (LREdit.empty())
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
// We did split for some blocks.
|
2011-08-06 07:50:31 +08:00
|
|
|
SmallVector<unsigned, 8> IntvMap;
|
|
|
|
SE->finish(&IntvMap);
|
2011-08-06 07:10:40 +08:00
|
|
|
|
|
|
|
// Tell LiveDebugVariables about the new ranges.
|
|
|
|
DebugVars->splitRegister(Reg, LREdit.regs());
|
|
|
|
|
2011-08-06 07:50:31 +08:00
|
|
|
ExtraRegInfo.resize(MRI->getNumVirtRegs());
|
|
|
|
|
|
|
|
// Sort out the new intervals created by splitting. The remainder interval
|
|
|
|
// goes straight to spilling, the new local ranges get to stay RS_New.
|
|
|
|
for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
|
|
|
|
LiveInterval &LI = *LREdit.get(i);
|
|
|
|
if (getStage(LI) == RS_New && IntvMap[i] == 0)
|
|
|
|
setStage(LI, RS_Spill);
|
|
|
|
}
|
|
|
|
|
2011-08-06 07:04:18 +08:00
|
|
|
if (VerifyEnabled)
|
|
|
|
MF->verify(this, "After splitting live range around basic blocks");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-05-24 06:37:27 +08:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Per-Instruction Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// tryInstructionSplit - Split a live range around individual instructions.
|
|
|
|
/// This is normally not worthwhile since the spiller is doing essentially the
|
|
|
|
/// same thing. However, when the live range is in a constrained register
|
|
|
|
/// class, it may help to insert copies such that parts of the live range can
|
|
|
|
/// be moved to a larger register class.
|
|
|
|
///
|
|
|
|
/// This is similar to spilling to a larger register class.
|
|
|
|
unsigned
|
|
|
|
RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
|
|
|
// There is no point to this if there are no larger sub-classes.
|
|
|
|
if (!RegClassInfo.isProperSubClass(MRI->getRegClass(VirtReg.reg)))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
// Always enable split spill mode, since we're effectively spilling to a
|
|
|
|
// register.
|
|
|
|
LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
|
|
|
|
SE->reset(LREdit, SplitEditor::SM_Size);
|
|
|
|
|
|
|
|
ArrayRef<SlotIndex> Uses = SA->getUseSlots();
|
|
|
|
if (Uses.size() <= 1)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
|
|
|
|
|
|
|
|
// Split around every non-copy instruction.
|
|
|
|
for (unsigned i = 0; i != Uses.size(); ++i) {
|
|
|
|
if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
|
|
|
|
if (MI->isFullCopy()) {
|
|
|
|
DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
SE->openIntv();
|
|
|
|
SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
|
|
|
|
SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
|
|
|
|
SE->useIntv(SegStart, SegStop);
|
|
|
|
}
|
|
|
|
|
|
|
|
if (LREdit.empty()) {
|
|
|
|
DEBUG(dbgs() << "All uses were copies.\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
SmallVector<unsigned, 8> IntvMap;
|
|
|
|
SE->finish(&IntvMap);
|
|
|
|
DebugVars->splitRegister(VirtReg.reg, LREdit.regs());
|
|
|
|
ExtraRegInfo.resize(MRI->getNumVirtRegs());
|
|
|
|
|
|
|
|
// Assign all new registers to RS_Spill. This was the last chance.
|
|
|
|
setStage(LREdit.begin(), LREdit.end(), RS_Spill);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2011-02-18 03:13:53 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Local Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
|
|
|
|
/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
|
|
|
|
/// in order to use PhysReg between two entries in SA->UseSlots.
|
|
|
|
///
|
|
|
|
/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
|
|
|
|
///
|
|
|
|
void RAGreedy::calcGapWeights(unsigned PhysReg,
|
|
|
|
SmallVectorImpl<float> &GapWeight) {
|
2011-04-06 11:57:00 +08:00
|
|
|
assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
|
|
|
|
const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
|
2012-01-13 01:53:44 +08:00
|
|
|
ArrayRef<SlotIndex> Uses = SA->getUseSlots();
|
2011-02-18 03:13:53 +08:00
|
|
|
const unsigned NumGaps = Uses.size()-1;
|
|
|
|
|
|
|
|
// Start and end points for the interference check.
|
2011-08-03 06:54:14 +08:00
|
|
|
SlotIndex StartIdx =
|
|
|
|
BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
|
|
|
|
SlotIndex StopIdx =
|
|
|
|
BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
|
2011-02-18 03:13:53 +08:00
|
|
|
|
|
|
|
GapWeight.assign(NumGaps, 0.0f);
|
|
|
|
|
|
|
|
// Add interference from each overlapping register.
|
2012-06-21 06:52:26 +08:00
|
|
|
for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
|
|
|
|
if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
|
|
|
|
.checkInterference())
|
2011-02-18 03:13:53 +08:00
|
|
|
continue;
|
|
|
|
|
2011-08-03 06:54:14 +08:00
|
|
|
// We know that VirtReg is a continuous interval from FirstInstr to
|
|
|
|
// LastInstr, so we don't need InterferenceQuery.
|
2011-02-18 03:13:53 +08:00
|
|
|
//
|
|
|
|
// Interference that overlaps an instruction is counted in both gaps
|
|
|
|
// surrounding the instruction. The exception is interference before
|
|
|
|
// StartIdx and after StopIdx.
|
|
|
|
//
|
2012-06-21 06:52:26 +08:00
|
|
|
LiveIntervalUnion::SegmentIter IntI =
|
|
|
|
Matrix->getLiveUnions()[*Units] .find(StartIdx);
|
2011-02-18 03:13:53 +08:00
|
|
|
for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
|
|
|
|
// Skip the gaps before IntI.
|
|
|
|
while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
|
|
|
|
if (++Gap == NumGaps)
|
|
|
|
break;
|
|
|
|
if (Gap == NumGaps)
|
|
|
|
break;
|
|
|
|
|
|
|
|
// Update the gaps covered by IntI.
|
|
|
|
const float weight = IntI.value()->weight;
|
|
|
|
for (; Gap != NumGaps; ++Gap) {
|
|
|
|
GapWeight[Gap] = std::max(GapWeight[Gap], weight);
|
|
|
|
if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (Gap == NumGaps)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2012-06-21 06:52:26 +08:00
|
|
|
|
|
|
|
// Add fixed interference.
|
|
|
|
for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
|
|
|
|
const LiveInterval &LI = LIS->getRegUnit(*Units);
|
|
|
|
LiveInterval::const_iterator I = LI.find(StartIdx);
|
|
|
|
LiveInterval::const_iterator E = LI.end();
|
|
|
|
|
|
|
|
// Same loop as above. Mark any overlapped gaps as HUGE_VALF.
|
|
|
|
for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
|
|
|
|
while (Uses[Gap+1].getBoundaryIndex() < I->start)
|
|
|
|
if (++Gap == NumGaps)
|
|
|
|
break;
|
|
|
|
if (Gap == NumGaps)
|
|
|
|
break;
|
|
|
|
|
|
|
|
for (; Gap != NumGaps; ++Gap) {
|
|
|
|
GapWeight[Gap] = HUGE_VALF;
|
|
|
|
if (Uses[Gap+1].getBaseIndex() >= I->end)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
if (Gap == NumGaps)
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2011-02-18 03:13:53 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
|
|
|
|
/// basic block.
|
|
|
|
///
|
|
|
|
unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
2011-04-06 11:57:00 +08:00
|
|
|
assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
|
|
|
|
const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
|
2011-02-18 03:13:53 +08:00
|
|
|
|
|
|
|
// Note that it is possible to have an interval that is live-in or live-out
|
|
|
|
// while only covering a single block - A phi-def can use undef values from
|
|
|
|
// predecessors, and the block could be a single-block loop.
|
|
|
|
// We don't bother doing anything clever about such a case, we simply assume
|
2011-08-03 06:54:14 +08:00
|
|
|
// that the interval is continuous from FirstInstr to LastInstr. We should
|
|
|
|
// make sure that we don't do anything illegal to such an interval, though.
|
2011-02-18 03:13:53 +08:00
|
|
|
|
2012-01-13 01:53:44 +08:00
|
|
|
ArrayRef<SlotIndex> Uses = SA->getUseSlots();
|
2011-02-18 03:13:53 +08:00
|
|
|
if (Uses.size() <= 2)
|
|
|
|
return 0;
|
|
|
|
const unsigned NumGaps = Uses.size()-1;
|
|
|
|
|
|
|
|
DEBUG({
|
|
|
|
dbgs() << "tryLocalSplit: ";
|
|
|
|
for (unsigned i = 0, e = Uses.size(); i != e; ++i)
|
2012-01-13 01:53:44 +08:00
|
|
|
dbgs() << ' ' << Uses[i];
|
2011-02-18 03:13:53 +08:00
|
|
|
dbgs() << '\n';
|
|
|
|
});
|
|
|
|
|
2012-02-11 08:42:18 +08:00
|
|
|
// If VirtReg is live across any register mask operands, compute a list of
|
|
|
|
// gaps with register masks.
|
|
|
|
SmallVector<unsigned, 8> RegMaskGaps;
|
2012-06-21 06:52:26 +08:00
|
|
|
if (Matrix->checkRegMaskInterference(VirtReg)) {
|
2012-02-11 08:42:18 +08:00
|
|
|
// Get regmask slots for the whole block.
|
|
|
|
ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
|
2012-02-15 07:51:27 +08:00
|
|
|
DEBUG(dbgs() << RMS.size() << " regmasks in block:");
|
2012-02-11 08:42:18 +08:00
|
|
|
// Constrain to VirtReg's live range.
|
2012-02-15 07:51:27 +08:00
|
|
|
unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
|
|
|
|
Uses.front().getRegSlot()) - RMS.begin();
|
2012-02-11 08:42:18 +08:00
|
|
|
unsigned re = RMS.size();
|
|
|
|
for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
|
2012-02-15 07:51:27 +08:00
|
|
|
// Look for Uses[i] <= RMS <= Uses[i+1].
|
|
|
|
assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
|
|
|
|
if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
|
2012-02-11 08:42:18 +08:00
|
|
|
continue;
|
2012-02-15 07:51:27 +08:00
|
|
|
// Skip a regmask on the same instruction as the last use. It doesn't
|
|
|
|
// overlap the live range.
|
|
|
|
if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
|
|
|
|
break;
|
|
|
|
DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
|
2012-02-11 08:42:18 +08:00
|
|
|
RegMaskGaps.push_back(i);
|
2012-02-15 07:51:27 +08:00
|
|
|
// Advance ri to the next gap. A regmask on one of the uses counts in
|
|
|
|
// both gaps.
|
|
|
|
while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
|
|
|
|
++ri;
|
2012-02-11 08:42:18 +08:00
|
|
|
}
|
2012-02-15 07:51:27 +08:00
|
|
|
DEBUG(dbgs() << '\n');
|
2012-02-11 08:42:18 +08:00
|
|
|
}
|
|
|
|
|
2011-06-07 07:55:20 +08:00
|
|
|
// Since we allow local split results to be split again, there is a risk of
|
|
|
|
// creating infinite loops. It is tempting to require that the new live
|
|
|
|
// ranges have less instructions than the original. That would guarantee
|
|
|
|
// convergence, but it is too strict. A live range with 3 instructions can be
|
|
|
|
// split 2+3 (including the COPY), and we want to allow that.
|
|
|
|
//
|
|
|
|
// Instead we use these rules:
|
|
|
|
//
|
2011-07-25 23:25:43 +08:00
|
|
|
// 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
|
2011-06-07 07:55:20 +08:00
|
|
|
// noop split, of course).
|
2011-07-25 23:25:43 +08:00
|
|
|
// 2. Require progress be made for ranges with getStage() == RS_Split2. All
|
2011-06-07 07:55:20 +08:00
|
|
|
// the new ranges must have fewer instructions than before the split.
|
2011-07-25 23:25:43 +08:00
|
|
|
// 3. New ranges with the same number of instructions are marked RS_Split2,
|
2011-06-07 07:55:20 +08:00
|
|
|
// smaller ranges are marked RS_New.
|
|
|
|
//
|
|
|
|
// These rules allow a 3 -> 2+3 split once, which we need. They also prevent
|
|
|
|
// excessive splitting and infinite loops.
|
|
|
|
//
|
2011-07-25 23:25:43 +08:00
|
|
|
bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
|
2011-02-18 03:13:53 +08:00
|
|
|
|
2011-06-07 07:55:20 +08:00
|
|
|
// Best split candidate.
|
2011-02-18 03:13:53 +08:00
|
|
|
unsigned BestBefore = NumGaps;
|
|
|
|
unsigned BestAfter = 0;
|
|
|
|
float BestDiff = 0;
|
|
|
|
|
2011-03-04 08:58:40 +08:00
|
|
|
const float blockFreq = SpillPlacer->getBlockFrequency(BI.MBB->getNumber());
|
2011-02-18 03:13:53 +08:00
|
|
|
SmallVector<float, 8> GapWeight;
|
|
|
|
|
|
|
|
Order.rewind();
|
|
|
|
while (unsigned PhysReg = Order.next()) {
|
|
|
|
// Keep track of the largest spill weight that would need to be evicted in
|
|
|
|
// order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
|
|
|
|
calcGapWeights(PhysReg, GapWeight);
|
|
|
|
|
2012-02-11 08:42:18 +08:00
|
|
|
// Remove any gaps with regmask clobbers.
|
2012-06-21 06:52:26 +08:00
|
|
|
if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
|
2012-02-11 08:42:18 +08:00
|
|
|
for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
|
|
|
|
GapWeight[RegMaskGaps[i]] = HUGE_VALF;
|
|
|
|
|
2011-02-18 03:13:53 +08:00
|
|
|
// Try to find the best sequence of gaps to close.
|
|
|
|
// The new spill weight must be larger than any gap interference.
|
|
|
|
|
|
|
|
// We will split before Uses[SplitBefore] and after Uses[SplitAfter].
|
2011-06-07 07:55:20 +08:00
|
|
|
unsigned SplitBefore = 0, SplitAfter = 1;
|
2011-02-18 03:13:53 +08:00
|
|
|
|
|
|
|
// MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
|
|
|
|
// It is the spill weight that needs to be evicted.
|
|
|
|
float MaxGap = GapWeight[0];
|
|
|
|
|
|
|
|
for (;;) {
|
|
|
|
// Live before/after split?
|
|
|
|
const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
|
|
|
|
const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
|
|
|
|
<< Uses[SplitBefore] << '-' << Uses[SplitAfter]
|
|
|
|
<< " i=" << MaxGap);
|
|
|
|
|
|
|
|
// Stop before the interval gets so big we wouldn't be making progress.
|
|
|
|
if (!LiveBefore && !LiveAfter) {
|
|
|
|
DEBUG(dbgs() << " all\n");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
// Should the interval be extended or shrunk?
|
|
|
|
bool Shrink = true;
|
|
|
|
|
2011-06-07 07:55:20 +08:00
|
|
|
// How many gaps would the new range have?
|
|
|
|
unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
|
|
|
|
|
|
|
|
// Legally, without causing looping?
|
|
|
|
bool Legal = !ProgressRequired || NewGaps < NumGaps;
|
|
|
|
|
|
|
|
if (Legal && MaxGap < HUGE_VALF) {
|
|
|
|
// Estimate the new spill weight. Each instruction reads or writes the
|
|
|
|
// register. Conservatively assume there are no read-modify-write
|
|
|
|
// instructions.
|
2011-02-18 03:13:53 +08:00
|
|
|
//
|
2011-06-07 07:55:20 +08:00
|
|
|
// Try to guess the size of the new interval.
|
|
|
|
const float EstWeight = normalizeSpillWeight(blockFreq * (NewGaps + 1),
|
|
|
|
Uses[SplitBefore].distance(Uses[SplitAfter]) +
|
|
|
|
(LiveBefore + LiveAfter)*SlotIndex::InstrDist);
|
2011-02-18 03:13:53 +08:00
|
|
|
// Would this split be possible to allocate?
|
|
|
|
// Never allocate all gaps, we wouldn't be making progress.
|
2011-04-30 13:07:46 +08:00
|
|
|
DEBUG(dbgs() << " w=" << EstWeight);
|
|
|
|
if (EstWeight * Hysteresis >= MaxGap) {
|
2011-02-18 03:13:53 +08:00
|
|
|
Shrink = false;
|
2011-04-30 13:07:46 +08:00
|
|
|
float Diff = EstWeight - MaxGap;
|
2011-02-18 03:13:53 +08:00
|
|
|
if (Diff > BestDiff) {
|
|
|
|
DEBUG(dbgs() << " (best)");
|
2011-04-30 13:07:46 +08:00
|
|
|
BestDiff = Hysteresis * Diff;
|
2011-02-18 03:13:53 +08:00
|
|
|
BestBefore = SplitBefore;
|
|
|
|
BestAfter = SplitAfter;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Try to shrink.
|
|
|
|
if (Shrink) {
|
2011-06-07 07:55:20 +08:00
|
|
|
if (++SplitBefore < SplitAfter) {
|
2011-02-18 03:13:53 +08:00
|
|
|
DEBUG(dbgs() << " shrink\n");
|
|
|
|
// Recompute the max when necessary.
|
|
|
|
if (GapWeight[SplitBefore - 1] >= MaxGap) {
|
|
|
|
MaxGap = GapWeight[SplitBefore];
|
|
|
|
for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
|
|
|
|
MaxGap = std::max(MaxGap, GapWeight[i]);
|
|
|
|
}
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
MaxGap = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Try to extend the interval.
|
|
|
|
if (SplitAfter >= NumGaps) {
|
|
|
|
DEBUG(dbgs() << " end\n");
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
DEBUG(dbgs() << " extend\n");
|
2011-06-07 07:55:20 +08:00
|
|
|
MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
|
2011-02-18 03:13:53 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
// Didn't find any candidates?
|
|
|
|
if (BestBefore == NumGaps)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
|
|
|
|
<< '-' << Uses[BestAfter] << ", " << BestDiff
|
|
|
|
<< ", " << (BestAfter - BestBefore + 1) << " instrs\n");
|
|
|
|
|
2012-05-19 13:25:46 +08:00
|
|
|
LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
|
2011-03-03 09:29:13 +08:00
|
|
|
SE->reset(LREdit);
|
|
|
|
|
|
|
|
SE->openIntv();
|
|
|
|
SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
|
|
|
|
SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
|
|
|
|
SE->useIntv(SegStart, SegStop);
|
2011-06-07 07:55:20 +08:00
|
|
|
SmallVector<unsigned, 8> IntvMap;
|
|
|
|
SE->finish(&IntvMap);
|
2011-05-07 02:00:02 +08:00
|
|
|
DebugVars->splitRegister(VirtReg.reg, LREdit.regs());
|
2011-06-07 07:55:20 +08:00
|
|
|
|
|
|
|
// If the new range has the same number of instructions as before, mark it as
|
2011-07-25 23:25:43 +08:00
|
|
|
// RS_Split2 so the next split will be forced to make progress. Otherwise,
|
2011-06-07 07:55:20 +08:00
|
|
|
// leave the new intervals as RS_New so they can compete.
|
|
|
|
bool LiveBefore = BestBefore != 0 || BI.LiveIn;
|
|
|
|
bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
|
|
|
|
unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
|
|
|
|
if (NewGaps >= NumGaps) {
|
|
|
|
DEBUG(dbgs() << "Tagging non-progress ranges: ");
|
|
|
|
assert(!ProgressRequired && "Didn't make progress when it was required.");
|
|
|
|
for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
|
|
|
|
if (IntvMap[i] == 1) {
|
2011-07-25 23:25:43 +08:00
|
|
|
setStage(*LREdit.get(i), RS_Split2);
|
2011-06-07 07:55:20 +08:00
|
|
|
DEBUG(dbgs() << PrintReg(LREdit.get(i)->reg));
|
|
|
|
}
|
|
|
|
DEBUG(dbgs() << '\n');
|
|
|
|
}
|
2011-02-18 06:53:48 +08:00
|
|
|
++NumLocalSplits;
|
2011-02-18 03:13:53 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-01-20 06:11:48 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Live Range Splitting
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
/// trySplit - Try to split VirtReg or one of its interferences, making it
|
|
|
|
/// assignable.
|
|
|
|
/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
|
|
|
|
unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
|
|
|
|
SmallVectorImpl<LiveInterval*>&NewVRegs) {
|
2011-08-06 07:50:33 +08:00
|
|
|
// Ranges must be Split2 or less.
|
|
|
|
if (getStage(VirtReg) >= RS_Spill)
|
|
|
|
return 0;
|
|
|
|
|
2011-02-18 03:13:53 +08:00
|
|
|
// Local intervals are handled separately.
|
2011-02-19 08:38:40 +08:00
|
|
|
if (LIS->intervalIsInOneMBB(VirtReg)) {
|
|
|
|
NamedRegionTimer T("Local Splitting", TimerGroupName, TimePassesIsEnabled);
|
2011-03-02 05:10:07 +08:00
|
|
|
SA->analyze(&VirtReg);
|
2012-05-24 06:37:27 +08:00
|
|
|
unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
|
|
|
|
if (PhysReg || !NewVRegs.empty())
|
|
|
|
return PhysReg;
|
|
|
|
return tryInstructionSplit(VirtReg, Order, NewVRegs);
|
2011-02-19 08:38:40 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
NamedRegionTimer T("Global Splitting", TimerGroupName, TimePassesIsEnabled);
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-03-02 05:10:07 +08:00
|
|
|
SA->analyze(&VirtReg);
|
|
|
|
|
2011-05-04 04:42:13 +08:00
|
|
|
// FIXME: SplitAnalysis may repair broken live ranges coming from the
|
|
|
|
// coalescer. That may cause the range to become allocatable which means that
|
|
|
|
// tryRegionSplit won't be making progress. This check should be replaced with
|
|
|
|
// an assertion when the coalescer is fixed.
|
|
|
|
if (SA->didRepairRange()) {
|
|
|
|
// VirtReg has changed, so all cached queries are invalid.
|
2012-06-21 06:52:26 +08:00
|
|
|
Matrix->invalidateVirtRegs();
|
2011-05-04 04:42:13 +08:00
|
|
|
if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
|
|
|
|
return PhysReg;
|
|
|
|
}
|
|
|
|
|
2011-07-25 23:25:43 +08:00
|
|
|
// First try to split around a region spanning multiple blocks. RS_Split2
|
|
|
|
// ranges already made dubious progress with region splitting, so they go
|
|
|
|
// straight to single block splitting.
|
|
|
|
if (getStage(VirtReg) < RS_Split2) {
|
|
|
|
unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
|
|
|
|
if (PhysReg || !NewVRegs.empty())
|
|
|
|
return PhysReg;
|
|
|
|
}
|
2011-01-20 06:11:48 +08:00
|
|
|
|
2011-08-06 07:04:18 +08:00
|
|
|
// Then isolate blocks.
|
|
|
|
return tryBlockSplit(VirtReg, Order, NewVRegs);
|
2011-01-20 06:11:48 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
2010-12-23 06:01:30 +08:00
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Main Entry Point
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
|
2011-01-20 06:11:48 +08:00
|
|
|
SmallVectorImpl<LiveInterval*> &NewVRegs) {
|
2010-12-23 06:01:30 +08:00
|
|
|
// First try assigning a free register.
|
2011-06-04 04:34:53 +08:00
|
|
|
AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo);
|
2011-04-21 02:19:48 +08:00
|
|
|
if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
|
|
|
|
return PhysReg;
|
2010-12-10 02:15:21 +08:00
|
|
|
|
2011-05-26 07:58:36 +08:00
|
|
|
LiveRangeStage Stage = getStage(VirtReg);
|
2011-07-02 09:37:09 +08:00
|
|
|
DEBUG(dbgs() << StageName[Stage]
|
|
|
|
<< " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
|
2011-05-26 07:58:36 +08:00
|
|
|
|
2011-06-02 02:45:02 +08:00
|
|
|
// Try to evict a less worthy live range, but only for ranges from the primary
|
2011-07-25 23:25:41 +08:00
|
|
|
// queue. The RS_Split ranges already failed to do this, and they should not
|
2011-06-02 02:45:02 +08:00
|
|
|
// get a second chance until they have been split.
|
2011-07-25 23:25:41 +08:00
|
|
|
if (Stage != RS_Split)
|
2011-06-02 02:45:02 +08:00
|
|
|
if (unsigned PhysReg = tryEvict(VirtReg, Order, NewVRegs))
|
|
|
|
return PhysReg;
|
2010-12-10 02:15:21 +08:00
|
|
|
|
2011-01-20 06:11:48 +08:00
|
|
|
assert(NewVRegs.empty() && "Cannot append to existing NewVRegs");
|
|
|
|
|
2011-02-25 07:21:36 +08:00
|
|
|
// The first time we see a live range, don't try to split or spill.
|
|
|
|
// Wait until the second time, when all smaller ranges have been allocated.
|
|
|
|
// This gives a better picture of the interference to split around.
|
2011-07-25 23:25:41 +08:00
|
|
|
if (Stage < RS_Split) {
|
|
|
|
setStage(VirtReg, RS_Split);
|
2011-03-20 07:02:47 +08:00
|
|
|
DEBUG(dbgs() << "wait for second round\n");
|
2011-02-25 07:21:36 +08:00
|
|
|
NewVRegs.push_back(&VirtReg);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-05-07 05:58:30 +08:00
|
|
|
// If we couldn't allocate a register from spilling, there is probably some
|
|
|
|
// invalid inline assembly. The base class wil report it.
|
2011-07-25 23:25:41 +08:00
|
|
|
if (Stage >= RS_Done || !VirtReg.isSpillable())
|
2011-05-07 05:58:30 +08:00
|
|
|
return ~0u;
|
2011-03-02 05:10:07 +08:00
|
|
|
|
2010-12-14 08:37:49 +08:00
|
|
|
// Try splitting VirtReg or interferences.
|
2011-01-20 06:11:48 +08:00
|
|
|
unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
|
|
|
|
if (PhysReg || !NewVRegs.empty())
|
2010-12-14 08:37:44 +08:00
|
|
|
return PhysReg;
|
|
|
|
|
2010-12-23 06:01:30 +08:00
|
|
|
// Finally spill VirtReg itself.
|
|
|
|
NamedRegionTimer T("Spiller", TimerGroupName, TimePassesIsEnabled);
|
2012-05-19 13:25:46 +08:00
|
|
|
LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this);
|
2011-03-10 09:51:42 +08:00
|
|
|
spiller().spill(LRE);
|
2011-07-25 23:25:41 +08:00
|
|
|
setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
|
2010-12-08 11:26:16 +08:00
|
|
|
|
2011-03-17 06:56:08 +08:00
|
|
|
if (VerifyEnabled)
|
|
|
|
MF->verify(this, "After spilling");
|
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
// The live virtual register requesting allocation was spilled, so tell
|
|
|
|
// the caller not to allocate anything during this round.
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
|
|
|
|
DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
|
2012-08-23 01:18:53 +08:00
|
|
|
<< "********** Function: " << mf.getName() << '\n');
|
2010-12-08 11:26:16 +08:00
|
|
|
|
|
|
|
MF = &mf;
|
2010-12-18 07:16:35 +08:00
|
|
|
if (VerifyEnabled)
|
2010-12-18 08:06:56 +08:00
|
|
|
MF->verify(this, "Before greedy register allocator");
|
2010-12-18 07:16:35 +08:00
|
|
|
|
2012-06-21 06:52:29 +08:00
|
|
|
RegAllocBase::init(getAnalysis<VirtRegMap>(),
|
|
|
|
getAnalysis<LiveIntervals>(),
|
|
|
|
getAnalysis<LiveRegMatrix>());
|
2011-01-19 05:13:27 +08:00
|
|
|
Indexes = &getAnalysis<SlotIndexes>();
|
2010-12-18 07:16:32 +08:00
|
|
|
DomTree = &getAnalysis<MachineDominatorTree>();
|
2010-12-11 06:54:44 +08:00
|
|
|
SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
|
2010-12-16 07:46:13 +08:00
|
|
|
Loops = &getAnalysis<MachineLoopInfo>();
|
2011-01-19 05:13:27 +08:00
|
|
|
Bundles = &getAnalysis<EdgeBundles>();
|
|
|
|
SpillPlacer = &getAnalysis<SpillPlacement>();
|
2011-05-07 02:00:02 +08:00
|
|
|
DebugVars = &getAnalysis<LiveDebugVariables>();
|
2011-01-19 05:13:27 +08:00
|
|
|
|
2011-02-19 08:53:42 +08:00
|
|
|
SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
|
2011-03-03 09:29:13 +08:00
|
|
|
SE.reset(new SplitEditor(*SA, *LIS, *VRM, *DomTree));
|
2011-07-02 09:37:09 +08:00
|
|
|
ExtraRegInfo.clear();
|
|
|
|
ExtraRegInfo.resize(MRI->getNumVirtRegs());
|
|
|
|
NextCascade = 1;
|
2012-06-21 06:52:26 +08:00
|
|
|
IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
|
2011-07-27 07:41:46 +08:00
|
|
|
GlobalCand.resize(32); // This will grow as needed.
|
2010-12-16 07:46:13 +08:00
|
|
|
|
2010-12-08 11:26:16 +08:00
|
|
|
allocatePhysRegs();
|
|
|
|
releaseMemory();
|
|
|
|
return true;
|
|
|
|
}
|