2015-01-07 02:00:21 +08:00
|
|
|
;RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck %s
|
2015-01-28 01:27:15 +08:00
|
|
|
;RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s
|
2014-07-12 01:11:46 +08:00
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_d:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_d_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_d() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.d.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_d_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_d_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_d_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.d.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_l:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_l_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_l() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.l.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_b:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_b_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_b() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.b.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_b_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_b_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_b_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.b.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_lz:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_lz_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_lz() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.lz.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_cd:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_cd_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_cd() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.cd.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_cd_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_cd_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_cd_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.cd.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_d:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_d_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_d() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.d.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_d_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_d_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_d_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.d.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_l:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_l_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_l() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.l.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_b:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_b_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_b() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.b.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_b_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_b_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_b_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.b.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_lz:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_lz_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_lz() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.lz.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_cd:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_cd_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_cd() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.cd.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
2014-10-02 01:15:17 +08:00
|
|
|
;CHECK-LABEL: {{^}}sample_c_cd_cl:
|
2015-02-06 10:51:20 +08:00
|
|
|
;CHECK-NOT: s_wqm
|
2016-02-26 17:51:05 +08:00
|
|
|
;CHECK: image_sample_c_cd_cl_o {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
|
2016-04-07 03:40:20 +08:00
|
|
|
define amdgpu_ps void @sample_c_cd_cl() {
|
2014-07-12 01:11:46 +08:00
|
|
|
main_body:
|
2014-07-12 01:11:52 +08:00
|
|
|
%r = call <4 x float> @llvm.SI.image.sample.c.cd.cl.o.v4i32(<4 x i32> undef, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
|
2014-07-12 01:11:46 +08:00
|
|
|
%r0 = extractelement <4 x float> %r, i32 0
|
|
|
|
%r1 = extractelement <4 x float> %r, i32 1
|
|
|
|
%r2 = extractelement <4 x float> %r, i32 2
|
|
|
|
%r3 = extractelement <4 x float> %r, i32 3
|
|
|
|
call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
|
|
|
|
ret void
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2016-04-07 03:40:20 +08:00
|
|
|
declare <4 x float> @llvm.SI.image.sample.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.d.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.d.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.l.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.b.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.b.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.lz.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.cd.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.cd.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
2014-07-12 01:11:46 +08:00
|
|
|
|
2016-04-07 03:40:20 +08:00
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.d.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.d.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.l.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.b.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.b.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.lz.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.cd.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
|
|
|
declare <4 x float> @llvm.SI.image.sample.c.cd.cl.o.v4i32(<4 x i32>, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
|
2014-07-12 01:11:46 +08:00
|
|
|
|
|
|
|
declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)
|
|
|
|
|
2016-04-07 03:40:20 +08:00
|
|
|
attributes #0 = { nounwind readnone }
|