2007-06-06 15:42:06 +08:00
|
|
|
//===- MipsRegisterInfo.td - Mips Register defs -----------------*- C++ -*-===//
|
|
|
|
//
|
|
|
|
// The LLVM Compiler Infrastructure
|
|
|
|
//
|
2007-12-30 04:36:04 +08:00
|
|
|
// This file is distributed under the University of Illinois Open Source
|
|
|
|
// License. See LICENSE.TXT for details.
|
2007-06-06 15:42:06 +08:00
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Describe MIPS instructions format
|
|
|
|
//
|
|
|
|
// All the possible Mips fields are:
|
|
|
|
//
|
|
|
|
// opcode - operation code.
|
|
|
|
// rs - src reg.
|
|
|
|
// rt - dst reg (on a 2 regs instr) or src reg (on a 3 reg instr).
|
|
|
|
// rd - dst reg, only used on 3 regs instr.
|
|
|
|
// shamt - only used on shift instructions, contains the shift amount.
|
|
|
|
// funct - combined with opcode field give us an operation code.
|
|
|
|
//
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
|
|
|
// Generic Mips Format
|
2007-08-18 10:01:28 +08:00
|
|
|
class MipsInst<dag outs, dag ins, string asmstr, list<dag> pattern,
|
|
|
|
InstrItinClass itin>: Instruction
|
2007-06-06 15:42:06 +08:00
|
|
|
{
|
|
|
|
field bits<32> Inst;
|
|
|
|
|
|
|
|
let Namespace = "Mips";
|
|
|
|
|
|
|
|
bits<6> opcode;
|
|
|
|
|
|
|
|
// Top 5 bits are the 'opcode' field
|
|
|
|
let Inst{31-26} = opcode;
|
|
|
|
|
Change instruction description to split OperandList into OutOperandList and
InOperandList. This gives one piece of important information: # of results
produced by an instruction.
An example of the change:
def ADD32rr : I<0x01, MRMDestReg, (ops GR32:$dst, GR32:$src1, GR32:$src2),
"add{l} {$src2, $dst|$dst, $src2}",
[(set GR32:$dst, (add GR32:$src1, GR32:$src2))]>;
=>
def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
"add{l} {$src2, $dst|$dst, $src2}",
[(set GR32:$dst, (add GR32:$src1, GR32:$src2))]>;
llvm-svn: 40033
2007-07-19 09:14:50 +08:00
|
|
|
dag OutOperandList = outs;
|
2007-08-18 10:01:28 +08:00
|
|
|
dag InOperandList = ins;
|
|
|
|
|
2007-06-06 15:42:06 +08:00
|
|
|
let AsmString = asmstr;
|
|
|
|
let Pattern = pattern;
|
2007-08-22 00:06:45 +08:00
|
|
|
let Itinerary = itin;
|
2007-06-06 15:42:06 +08:00
|
|
|
}
|
|
|
|
|
2007-10-09 10:55:31 +08:00
|
|
|
// Mips Pseudo Instructions Format
|
|
|
|
class PseudoInstMips<dag outs, dag ins, string asmstr, list<dag> pattern>:
|
|
|
|
MipsInst<outs, ins, asmstr, pattern, IIPseudo>;
|
2007-06-06 15:42:06 +08:00
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Format R instruction class in Mips : <|opcode|rs|rt|rd|shamt|funct|>
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
Change instruction description to split OperandList into OutOperandList and
InOperandList. This gives one piece of important information: # of results
produced by an instruction.
An example of the change:
def ADD32rr : I<0x01, MRMDestReg, (ops GR32:$dst, GR32:$src1, GR32:$src2),
"add{l} {$src2, $dst|$dst, $src2}",
[(set GR32:$dst, (add GR32:$src1, GR32:$src2))]>;
=>
def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
"add{l} {$src2, $dst|$dst, $src2}",
[(set GR32:$dst, (add GR32:$src1, GR32:$src2))]>;
llvm-svn: 40033
2007-07-19 09:14:50 +08:00
|
|
|
class FR<bits<6> op, bits<6> _funct, dag outs, dag ins, string asmstr,
|
2007-08-18 10:01:28 +08:00
|
|
|
list<dag> pattern, InstrItinClass itin>:
|
|
|
|
MipsInst<outs, ins, asmstr, pattern, itin>
|
2007-06-06 15:42:06 +08:00
|
|
|
{
|
|
|
|
bits<5> rd;
|
|
|
|
bits<5> rs;
|
|
|
|
bits<5> rt;
|
|
|
|
bits<5> shamt;
|
|
|
|
bits<6> funct;
|
|
|
|
|
|
|
|
let opcode = op;
|
|
|
|
let funct = _funct;
|
|
|
|
|
|
|
|
let Inst{25-21} = rs;
|
|
|
|
let Inst{20-16} = rt;
|
|
|
|
let Inst{15-11} = rd;
|
|
|
|
let Inst{10-6} = shamt;
|
|
|
|
let Inst{5-0} = funct;
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Format I instruction class in Mips : <|opcode|rs|rt|immediate|>
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2007-08-18 10:01:28 +08:00
|
|
|
class FI<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
|
|
|
|
InstrItinClass itin>: MipsInst<outs, ins, asmstr, pattern, itin>
|
2007-06-06 15:42:06 +08:00
|
|
|
{
|
|
|
|
bits<5> rt;
|
|
|
|
bits<5> rs;
|
|
|
|
bits<16> imm16;
|
|
|
|
|
|
|
|
let opcode = op;
|
|
|
|
|
|
|
|
let Inst{25-21} = rs;
|
|
|
|
let Inst{20-16} = rt;
|
|
|
|
let Inst{15-0} = imm16;
|
|
|
|
}
|
|
|
|
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
// Format J instruction class in Mips : <|opcode|address|>
|
|
|
|
//===----------------------------------------------------------------------===//
|
|
|
|
|
2007-08-18 10:01:28 +08:00
|
|
|
class FJ<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
|
|
|
|
InstrItinClass itin>: MipsInst<outs, ins, asmstr, pattern, itin>
|
2007-06-06 15:42:06 +08:00
|
|
|
{
|
|
|
|
bits<26> addr;
|
|
|
|
|
|
|
|
let opcode = op;
|
|
|
|
|
|
|
|
let Inst{25-0} = addr;
|
|
|
|
}
|
2007-10-09 10:55:31 +08:00
|
|
|
|